blob: 586c6c3842edcedebf4b2064fa2cc414a251e66a [file] [log] [blame]
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +09001/*
2 * board/renesas/lager/lager.c
3 * This file is lager board support.
4 *
5 * Copyright (C) 2013 Renesas Electronics Corporation
6 * Copyright (C) 2013 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com>
7 *
8 * SPDX-License-Identifier: GPL-2.0
9 */
10
11#include <common.h>
Alex Kiernan9925f1d2018-04-01 09:22:38 +000012#include <environment.h>
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090013#include <malloc.h>
14#include <netdev.h>
Nobuhiro Iwamatsucf839572014-12-09 16:20:04 +090015#include <dm.h>
16#include <dm/platform_data/serial_sh.h>
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090017#include <asm/processor.h>
18#include <asm/mach-types.h>
19#include <asm/io.h>
Masahiro Yamada1221ce42016-09-21 11:28:55 +090020#include <linux/errno.h>
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090021#include <asm/arch/sys_proto.h>
22#include <asm/gpio.h>
23#include <asm/arch/rmobile.h>
Nobuhiro Iwamatsu44e1eeb2014-12-02 16:52:19 +090024#include <asm/arch/rcar-mstp.h>
Nobuhiro Iwamatsud7916b12014-12-03 15:30:30 +090025#include <asm/arch/mmc.h>
Nobuhiro Iwamatsuacdfecb2014-11-21 10:19:32 +090026#include <asm/arch/sh_sdhi.h>
Nobuhiro Iwamatsu23565c62013-10-20 20:28:24 +090027#include <miiphy.h>
Nobuhiro Iwamatsub9986be2013-10-10 09:13:41 +090028#include <i2c.h>
Nobuhiro Iwamatsud7916b12014-12-03 15:30:30 +090029#include <mmc.h>
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090030#include "qos.h"
31
32DECLARE_GLOBAL_DATA_PTR;
33
Nobuhiro Iwamatsu2c2c6ba2014-03-31 14:14:25 +090034#define CLK2MHZ(clk) (clk / 1000 / 1000)
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090035void s_init(void)
36{
Nobuhiro Iwamatsudc535e12014-03-27 16:18:19 +090037 struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
38 struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090039
40 /* Watchdog init */
41 writel(0xA5A5A500, &rwdt->rwtcsra);
42 writel(0xA5A5A500, &swdt->swtcsra);
43
Nobuhiro Iwamatsu2c2c6ba2014-03-31 14:14:25 +090044 /* CPU frequency setting. Set to 1.4GHz */
Nobuhiro Iwamatsuf212a8a2014-07-30 12:28:00 +090045 if (rmobile_get_cpu_rev_integer() >= R8A7790_CUT_ES2X) {
Nobuhiro Iwamatsud8659c62014-10-31 16:08:11 +090046 u32 stat = 0;
Nobuhiro Iwamatsuf212a8a2014-07-30 12:28:00 +090047 u32 stc = ((1400 / CLK2MHZ(CONFIG_SYS_CLK_FREQ)) - 1)
48 << PLL0_STC_BIT;
49 clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc);
Nobuhiro Iwamatsud8659c62014-10-31 16:08:11 +090050
51 do {
52 stat = readl(PLLECR) & PLL0ST;
53 } while (stat == 0x0);
Nobuhiro Iwamatsuf212a8a2014-07-30 12:28:00 +090054 }
Nobuhiro Iwamatsu2c2c6ba2014-03-31 14:14:25 +090055
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090056 /* QoS(Quality-of-Service) Init */
57 qos_init();
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090058}
59
Marek Vasute6027e62018-04-23 20:24:06 +020060#define TMU0_MSTP125 BIT(25)
Nobuhiro Iwamatsu23565c62013-10-20 20:28:24 +090061
Marek Vasute6027e62018-04-23 20:24:06 +020062#define SD1CKCR 0xE6150078
63#define SD2CKCR 0xE615026C
64#define SD_97500KHZ 0x7
Nobuhiro Iwamatsuacdfecb2014-11-21 10:19:32 +090065
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090066int board_early_init_f(void)
67{
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090068 mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
Nobuhiro Iwamatsuacdfecb2014-11-21 10:19:32 +090069
70 /*
71 * SD0 clock is set to 97.5MHz by default.
Marek Vasute6027e62018-04-23 20:24:06 +020072 * Set SD1 and SD2 to the 97.5MHz as well.
Nobuhiro Iwamatsuacdfecb2014-11-21 10:19:32 +090073 */
Marek Vasute6027e62018-04-23 20:24:06 +020074 writel(SD_97500KHZ, SD1CKCR);
75 writel(SD_97500KHZ, SD2CKCR);
Nobuhiro Iwamatsu23565c62013-10-20 20:28:24 +090076
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090077 return 0;
78}
79
Marek Vasute6027e62018-04-23 20:24:06 +020080#define ETHERNET_PHY_RESET 185 /* GPIO 5 31 */
81
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090082int board_init(void)
83{
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090084 /* adress of boot parameters */
Nobuhiro Iwamatsueeb266a2014-11-10 13:58:50 +090085 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +090086
Marek Vasute6027e62018-04-23 20:24:06 +020087 /* Force ethernet PHY out of reset */
88 gpio_request(ETHERNET_PHY_RESET, "phy_reset");
89 gpio_direction_output(ETHERNET_PHY_RESET, 0);
90 mdelay(10);
91 gpio_direction_output(ETHERNET_PHY_RESET, 1);
Nobuhiro Iwamatsu23565c62013-10-20 20:28:24 +090092
93 return 0;
94}
95
Marek Vasute6027e62018-04-23 20:24:06 +020096int dram_init(void)
Nobuhiro Iwamatsu23565c62013-10-20 20:28:24 +090097{
Marek Vasute6027e62018-04-23 20:24:06 +020098 if (fdtdec_setup_memory_size() != 0)
99 return -EINVAL;
Nobuhiro Iwamatsu23565c62013-10-20 20:28:24 +0900100
Marek Vasute6027e62018-04-23 20:24:06 +0200101 return 0;
Nobuhiro Iwamatsu23565c62013-10-20 20:28:24 +0900102}
103
Marek Vasute6027e62018-04-23 20:24:06 +0200104int dram_init_banksize(void)
105{
106 fdtdec_setup_memory_banksize();
107
108 return 0;
109}
110
111/* KSZ8041NL/RNL */
112#define PHY_CONTROL1 0x1E
113#define PHY_LED_MODE 0xC0000
Nobuhiro Iwamatsu23565c62013-10-20 20:28:24 +0900114#define PHY_LED_MODE_ACK 0x4000
115int board_phy_config(struct phy_device *phydev)
116{
117 int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
118 ret &= ~PHY_LED_MODE;
119 ret |= PHY_LED_MODE_ACK;
120 ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
121
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +0900122 return 0;
123}
124
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +0900125void reset_cpu(ulong addr)
126{
Marek Vasute6027e62018-04-23 20:24:06 +0200127 struct udevice *dev;
128 const u8 pmic_bus = 2;
129 const u8 pmic_addr = 0x58;
130 u8 data;
131 int ret;
Nobuhiro Iwamatsub9986be2013-10-10 09:13:41 +0900132
Marek Vasute6027e62018-04-23 20:24:06 +0200133 ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
134 if (ret)
135 hang();
136
137 ret = dm_i2c_read(dev, 0x13, &data, 1);
138 if (ret)
139 hang();
140
141 data |= BIT(1);
142
143 ret = dm_i2c_write(dev, 0x13, &data, 1);
144 if (ret)
145 hang();
Nobuhiro Iwamatsuf4ec4522013-11-21 17:06:46 +0900146}
Nobuhiro Iwamatsucf839572014-12-09 16:20:04 +0900147
Marek Vasute6027e62018-04-23 20:24:06 +0200148enum env_location env_get_location(enum env_operation op, int prio)
149{
150 const u32 load_magic = 0xb33fc0de;
Nobuhiro Iwamatsucf839572014-12-09 16:20:04 +0900151
Marek Vasute6027e62018-04-23 20:24:06 +0200152 /* Block environment access if loaded using JTAG */
153 if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
154 (op != ENVOP_INIT))
155 return ENVL_UNKNOWN;
156
157 if (prio)
158 return ENVL_UNKNOWN;
159
160 return ENVL_SPI_FLASH;
161}