Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 1 | /* |
| 2 | * board/renesas/lager/lager.c |
| 3 | * This file is lager board support. |
| 4 | * |
| 5 | * Copyright (C) 2013 Renesas Electronics Corporation |
| 6 | * Copyright (C) 2013 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com> |
| 7 | * |
| 8 | * SPDX-License-Identifier: GPL-2.0 |
| 9 | */ |
| 10 | |
| 11 | #include <common.h> |
Alex Kiernan | 9925f1d | 2018-04-01 09:22:38 +0000 | [diff] [blame] | 12 | #include <environment.h> |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 13 | #include <malloc.h> |
| 14 | #include <netdev.h> |
Nobuhiro Iwamatsu | cf83957 | 2014-12-09 16:20:04 +0900 | [diff] [blame] | 15 | #include <dm.h> |
| 16 | #include <dm/platform_data/serial_sh.h> |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 17 | #include <asm/processor.h> |
| 18 | #include <asm/mach-types.h> |
| 19 | #include <asm/io.h> |
Masahiro Yamada | 1221ce4 | 2016-09-21 11:28:55 +0900 | [diff] [blame] | 20 | #include <linux/errno.h> |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 21 | #include <asm/arch/sys_proto.h> |
| 22 | #include <asm/gpio.h> |
| 23 | #include <asm/arch/rmobile.h> |
Nobuhiro Iwamatsu | 44e1eeb | 2014-12-02 16:52:19 +0900 | [diff] [blame] | 24 | #include <asm/arch/rcar-mstp.h> |
Nobuhiro Iwamatsu | d7916b1 | 2014-12-03 15:30:30 +0900 | [diff] [blame] | 25 | #include <asm/arch/mmc.h> |
Nobuhiro Iwamatsu | acdfecb | 2014-11-21 10:19:32 +0900 | [diff] [blame] | 26 | #include <asm/arch/sh_sdhi.h> |
Nobuhiro Iwamatsu | 23565c6 | 2013-10-20 20:28:24 +0900 | [diff] [blame] | 27 | #include <miiphy.h> |
Nobuhiro Iwamatsu | b9986be | 2013-10-10 09:13:41 +0900 | [diff] [blame] | 28 | #include <i2c.h> |
Nobuhiro Iwamatsu | d7916b1 | 2014-12-03 15:30:30 +0900 | [diff] [blame] | 29 | #include <mmc.h> |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 30 | #include "qos.h" |
| 31 | |
| 32 | DECLARE_GLOBAL_DATA_PTR; |
| 33 | |
Nobuhiro Iwamatsu | 2c2c6ba | 2014-03-31 14:14:25 +0900 | [diff] [blame] | 34 | #define CLK2MHZ(clk) (clk / 1000 / 1000) |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 35 | void s_init(void) |
| 36 | { |
Nobuhiro Iwamatsu | dc535e1 | 2014-03-27 16:18:19 +0900 | [diff] [blame] | 37 | struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE; |
| 38 | struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE; |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 39 | |
| 40 | /* Watchdog init */ |
| 41 | writel(0xA5A5A500, &rwdt->rwtcsra); |
| 42 | writel(0xA5A5A500, &swdt->swtcsra); |
| 43 | |
Nobuhiro Iwamatsu | 2c2c6ba | 2014-03-31 14:14:25 +0900 | [diff] [blame] | 44 | /* CPU frequency setting. Set to 1.4GHz */ |
Nobuhiro Iwamatsu | f212a8a | 2014-07-30 12:28:00 +0900 | [diff] [blame] | 45 | if (rmobile_get_cpu_rev_integer() >= R8A7790_CUT_ES2X) { |
Nobuhiro Iwamatsu | d8659c6 | 2014-10-31 16:08:11 +0900 | [diff] [blame] | 46 | u32 stat = 0; |
Nobuhiro Iwamatsu | f212a8a | 2014-07-30 12:28:00 +0900 | [diff] [blame] | 47 | u32 stc = ((1400 / CLK2MHZ(CONFIG_SYS_CLK_FREQ)) - 1) |
| 48 | << PLL0_STC_BIT; |
| 49 | clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc); |
Nobuhiro Iwamatsu | d8659c6 | 2014-10-31 16:08:11 +0900 | [diff] [blame] | 50 | |
| 51 | do { |
| 52 | stat = readl(PLLECR) & PLL0ST; |
| 53 | } while (stat == 0x0); |
Nobuhiro Iwamatsu | f212a8a | 2014-07-30 12:28:00 +0900 | [diff] [blame] | 54 | } |
Nobuhiro Iwamatsu | 2c2c6ba | 2014-03-31 14:14:25 +0900 | [diff] [blame] | 55 | |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 56 | /* QoS(Quality-of-Service) Init */ |
| 57 | qos_init(); |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 58 | } |
| 59 | |
Marek Vasut | e6027e6 | 2018-04-23 20:24:06 +0200 | [diff] [blame] | 60 | #define TMU0_MSTP125 BIT(25) |
Nobuhiro Iwamatsu | 23565c6 | 2013-10-20 20:28:24 +0900 | [diff] [blame] | 61 | |
Marek Vasut | e6027e6 | 2018-04-23 20:24:06 +0200 | [diff] [blame] | 62 | #define SD1CKCR 0xE6150078 |
| 63 | #define SD2CKCR 0xE615026C |
| 64 | #define SD_97500KHZ 0x7 |
Nobuhiro Iwamatsu | acdfecb | 2014-11-21 10:19:32 +0900 | [diff] [blame] | 65 | |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 66 | int board_early_init_f(void) |
| 67 | { |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 68 | mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125); |
Nobuhiro Iwamatsu | acdfecb | 2014-11-21 10:19:32 +0900 | [diff] [blame] | 69 | |
| 70 | /* |
| 71 | * SD0 clock is set to 97.5MHz by default. |
Marek Vasut | e6027e6 | 2018-04-23 20:24:06 +0200 | [diff] [blame] | 72 | * Set SD1 and SD2 to the 97.5MHz as well. |
Nobuhiro Iwamatsu | acdfecb | 2014-11-21 10:19:32 +0900 | [diff] [blame] | 73 | */ |
Marek Vasut | e6027e6 | 2018-04-23 20:24:06 +0200 | [diff] [blame] | 74 | writel(SD_97500KHZ, SD1CKCR); |
| 75 | writel(SD_97500KHZ, SD2CKCR); |
Nobuhiro Iwamatsu | 23565c6 | 2013-10-20 20:28:24 +0900 | [diff] [blame] | 76 | |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 77 | return 0; |
| 78 | } |
| 79 | |
Marek Vasut | e6027e6 | 2018-04-23 20:24:06 +0200 | [diff] [blame] | 80 | #define ETHERNET_PHY_RESET 185 /* GPIO 5 31 */ |
| 81 | |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 82 | int board_init(void) |
| 83 | { |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 84 | /* adress of boot parameters */ |
Nobuhiro Iwamatsu | eeb266a | 2014-11-10 13:58:50 +0900 | [diff] [blame] | 85 | gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100; |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 86 | |
Marek Vasut | e6027e6 | 2018-04-23 20:24:06 +0200 | [diff] [blame] | 87 | /* Force ethernet PHY out of reset */ |
| 88 | gpio_request(ETHERNET_PHY_RESET, "phy_reset"); |
| 89 | gpio_direction_output(ETHERNET_PHY_RESET, 0); |
| 90 | mdelay(10); |
| 91 | gpio_direction_output(ETHERNET_PHY_RESET, 1); |
Nobuhiro Iwamatsu | 23565c6 | 2013-10-20 20:28:24 +0900 | [diff] [blame] | 92 | |
| 93 | return 0; |
| 94 | } |
| 95 | |
Marek Vasut | e6027e6 | 2018-04-23 20:24:06 +0200 | [diff] [blame] | 96 | int dram_init(void) |
Nobuhiro Iwamatsu | 23565c6 | 2013-10-20 20:28:24 +0900 | [diff] [blame] | 97 | { |
Marek Vasut | e6027e6 | 2018-04-23 20:24:06 +0200 | [diff] [blame] | 98 | if (fdtdec_setup_memory_size() != 0) |
| 99 | return -EINVAL; |
Nobuhiro Iwamatsu | 23565c6 | 2013-10-20 20:28:24 +0900 | [diff] [blame] | 100 | |
Marek Vasut | e6027e6 | 2018-04-23 20:24:06 +0200 | [diff] [blame] | 101 | return 0; |
Nobuhiro Iwamatsu | 23565c6 | 2013-10-20 20:28:24 +0900 | [diff] [blame] | 102 | } |
| 103 | |
Marek Vasut | e6027e6 | 2018-04-23 20:24:06 +0200 | [diff] [blame] | 104 | int dram_init_banksize(void) |
| 105 | { |
| 106 | fdtdec_setup_memory_banksize(); |
| 107 | |
| 108 | return 0; |
| 109 | } |
| 110 | |
| 111 | /* KSZ8041NL/RNL */ |
| 112 | #define PHY_CONTROL1 0x1E |
| 113 | #define PHY_LED_MODE 0xC0000 |
Nobuhiro Iwamatsu | 23565c6 | 2013-10-20 20:28:24 +0900 | [diff] [blame] | 114 | #define PHY_LED_MODE_ACK 0x4000 |
| 115 | int board_phy_config(struct phy_device *phydev) |
| 116 | { |
| 117 | int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1); |
| 118 | ret &= ~PHY_LED_MODE; |
| 119 | ret |= PHY_LED_MODE_ACK; |
| 120 | ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret); |
| 121 | |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 122 | return 0; |
| 123 | } |
| 124 | |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 125 | void reset_cpu(ulong addr) |
| 126 | { |
Marek Vasut | e6027e6 | 2018-04-23 20:24:06 +0200 | [diff] [blame] | 127 | struct udevice *dev; |
| 128 | const u8 pmic_bus = 2; |
| 129 | const u8 pmic_addr = 0x58; |
| 130 | u8 data; |
| 131 | int ret; |
Nobuhiro Iwamatsu | b9986be | 2013-10-10 09:13:41 +0900 | [diff] [blame] | 132 | |
Marek Vasut | e6027e6 | 2018-04-23 20:24:06 +0200 | [diff] [blame] | 133 | ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev); |
| 134 | if (ret) |
| 135 | hang(); |
| 136 | |
| 137 | ret = dm_i2c_read(dev, 0x13, &data, 1); |
| 138 | if (ret) |
| 139 | hang(); |
| 140 | |
| 141 | data |= BIT(1); |
| 142 | |
| 143 | ret = dm_i2c_write(dev, 0x13, &data, 1); |
| 144 | if (ret) |
| 145 | hang(); |
Nobuhiro Iwamatsu | f4ec452 | 2013-11-21 17:06:46 +0900 | [diff] [blame] | 146 | } |
Nobuhiro Iwamatsu | cf83957 | 2014-12-09 16:20:04 +0900 | [diff] [blame] | 147 | |
Marek Vasut | e6027e6 | 2018-04-23 20:24:06 +0200 | [diff] [blame] | 148 | enum env_location env_get_location(enum env_operation op, int prio) |
| 149 | { |
| 150 | const u32 load_magic = 0xb33fc0de; |
Nobuhiro Iwamatsu | cf83957 | 2014-12-09 16:20:04 +0900 | [diff] [blame] | 151 | |
Marek Vasut | e6027e6 | 2018-04-23 20:24:06 +0200 | [diff] [blame] | 152 | /* Block environment access if loaded using JTAG */ |
| 153 | if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) && |
| 154 | (op != ENVOP_INIT)) |
| 155 | return ENVL_UNKNOWN; |
| 156 | |
| 157 | if (prio) |
| 158 | return ENVL_UNKNOWN; |
| 159 | |
| 160 | return ENVL_SPI_FLASH; |
| 161 | } |