blob: 48291e89da083848f7880409408c51dc13121676 [file] [log] [blame]
Michal Simek76316a32007-03-11 13:42:58 +01001/*
Michal Simekcb1bc632007-09-24 00:30:42 +02002 * (C) Copyright 2007 Michal Simek
Michal Simek76316a32007-03-11 13:42:58 +01003 *
Michal Simekcb1bc632007-09-24 00:30:42 +02004 * Michal SIMEK <monstr@monstr.eu>
Michal Simek76316a32007-03-11 13:42:58 +01005 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#ifndef __CONFIG_H
26#define __CONFIG_H
27
28#include "../board/xilinx/ml401/xparameters.h"
29
30#define CONFIG_MICROBLAZE 1 /* MicroBlaze CPU */
Michal Simek1a50f1642007-05-08 14:52:52 +020031#define MICROBLAZE_V5 1
Michal Simek76316a32007-03-11 13:42:58 +010032#define CONFIG_ML401 1 /* ML401 Board */
33
34/* uart */
Michal Simek0731cba2007-09-24 00:25:11 +020035#define CONFIG_XILINX_UARTLITE
Michal Simek17980492007-03-26 01:39:07 +020036#define CONFIG_SERIAL_BASE XILINX_UART_BASEADDR
37#define CONFIG_BAUDRATE XILINX_UART_BAUDRATE
Michal Simek76316a32007-03-11 13:42:58 +010038#define CFG_BAUDRATE_TABLE { CONFIG_BAUDRATE }
39
40/* setting reset address */
Wolfgang Denkd62f64c2007-05-16 00:13:33 +020041/*#define CFG_RESET_ADDRESS TEXT_BASE*/
Michal Simek76316a32007-03-11 13:42:58 +010042
Michal Simek17980492007-03-26 01:39:07 +020043/* ethernet */
44#define CONFIG_EMACLITE 1
Michal Simek144876a2007-04-24 23:01:02 +020045#define XPAR_EMAC_0_DEVICE_ID XPAR_OPB_ETHERNET_0_DEVICE_ID
Michal Simek17980492007-03-26 01:39:07 +020046
Michal Simek76316a32007-03-11 13:42:58 +010047/* gpio */
48#define CFG_GPIO_0 1
Michal Simek17980492007-03-26 01:39:07 +020049#define CFG_GPIO_0_ADDR XILINX_GPIO_BASEADDR
Michal Simek76316a32007-03-11 13:42:58 +010050
51/* interrupt controller */
52#define CFG_INTC_0 1
Michal Simek17980492007-03-26 01:39:07 +020053#define CFG_INTC_0_ADDR XILINX_INTC_BASEADDR
54#define CFG_INTC_0_NUM XILINX_INTC_NUM_INTR_INPUTS
Michal Simek76316a32007-03-11 13:42:58 +010055
56/* timer */
57#define CFG_TIMER_0 1
Michal Simek17980492007-03-26 01:39:07 +020058#define CFG_TIMER_0_ADDR XILINX_TIMER_BASEADDR
59#define CFG_TIMER_0_IRQ XILINX_TIMER_IRQ
60#define FREQUENCE XILINX_CLOCK_FREQ
Michal Simek76316a32007-03-11 13:42:58 +010061#define CFG_TIMER_0_PRELOAD ( FREQUENCE/1000 )
62
Michal Simek19bf1fb2007-05-07 19:33:51 +020063/* FSL */
64#define CFG_FSL_2
65#define FSL_INTR_2 1
66
Michal Simek76316a32007-03-11 13:42:58 +010067/*
68 * memory layout - Example
69 * TEXT_BASE = 0x1200_0000;
70 * CFG_SRAM_BASE = 0x1000_0000;
71 * CFG_SRAM_SIZE = 0x0400_0000;
72 *
73 * CFG_GBL_DATA_OFFSET = 0x1000_0000 + 0x0400_0000 - 0x1000 = 0x13FF_F000
74 * CFG_MONITOR_BASE = 0x13FF_F000 - 0x40000 = 0x13FB_F000
Michal Simek32556442007-04-21 21:07:22 +020075 * CFG_MALLOC_BASE = 0x13FB_F000 - 0x40000 = 0x13F7_F000
Michal Simek76316a32007-03-11 13:42:58 +010076 *
77 * 0x1000_0000 CFG_SDRAM_BASE
78 * FREE
79 * 0x1200_0000 TEXT_BASE
80 * U-BOOT code
81 * 0x1202_0000
82 * FREE
83 *
84 * STACK
Michal Simek17980492007-03-26 01:39:07 +020085 * 0x13F7_F000 CFG_MALLOC_BASE
86 * MALLOC_AREA 256kB Alloc
Michal Simek76316a32007-03-11 13:42:58 +010087 * 0x11FB_F000 CFG_MONITOR_BASE
Michal Simek17980492007-03-26 01:39:07 +020088 * MONITOR_CODE 256kB Env
Michal Simek76316a32007-03-11 13:42:58 +010089 * 0x13FF_F000 CFG_GBL_DATA_OFFSET
Michal Simekb90c0452007-09-24 00:08:37 +020090 * GLOBAL_DATA 4kB bd, gd
Michal Simek76316a32007-03-11 13:42:58 +010091 * 0x1400_0000 CFG_SDRAM_BASE + CFG_SDRAM_SIZE
92 */
93
94/* ddr sdram - main memory */
Michal Simek17980492007-03-26 01:39:07 +020095#define CFG_SDRAM_BASE XILINX_RAM_START
96#define CFG_SDRAM_SIZE XILINX_RAM_SIZE
Michal Simek76316a32007-03-11 13:42:58 +010097#define CFG_MEMTEST_START CFG_SDRAM_BASE
98#define CFG_MEMTEST_END (CFG_SDRAM_BASE + 0x1000)
99
100/* global pointer */
101#define CFG_GBL_DATA_SIZE 0x1000 /* size of global data */
Michal Simek32556442007-04-21 21:07:22 +0200102/* start of global data */
Michal Simekb90c0452007-09-24 00:08:37 +0200103#define CFG_GBL_DATA_OFFSET (CFG_SDRAM_BASE + CFG_SDRAM_SIZE - CFG_GBL_DATA_SIZE)
Michal Simek76316a32007-03-11 13:42:58 +0100104
105/* monitor code */
106#define SIZE 0x40000
107#define CFG_MONITOR_LEN SIZE
108#define CFG_MONITOR_BASE (CFG_GBL_DATA_OFFSET - CFG_MONITOR_LEN)
Michal Simek17980492007-03-26 01:39:07 +0200109#define CFG_MONITOR_END (CFG_MONITOR_BASE + CFG_MONITOR_LEN)
Michal Simek76316a32007-03-11 13:42:58 +0100110#define CFG_MALLOC_LEN SIZE
Michal Simek17980492007-03-26 01:39:07 +0200111#define CFG_MALLOC_BASE (CFG_MONITOR_BASE - CFG_MALLOC_LEN)
Michal Simek76316a32007-03-11 13:42:58 +0100112
113/* stack */
114#define CFG_INIT_SP_OFFSET CFG_MONITOR_BASE
115
116/*#define RAMENV */
117#define FLASH
118
119#ifdef FLASH
Michal Simek17980492007-03-26 01:39:07 +0200120 #define CFG_FLASH_BASE XILINX_FLASH_START
121 #define CFG_FLASH_SIZE XILINX_FLASH_SIZE
Michal Simek76316a32007-03-11 13:42:58 +0100122 #define CFG_FLASH_CFI 1
123 #define CFG_FLASH_CFI_DRIVER 1
124 #define CFG_FLASH_EMPTY_INFO 1 /* ?empty sector */
125 #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
126 #define CFG_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
Michal Simek144876a2007-04-24 23:01:02 +0200127 #define CFG_FLASH_PROTECTION /* hardware flash protection */
Michal Simek76316a32007-03-11 13:42:58 +0100128
129 #ifdef RAMENV
130 #define CFG_ENV_IS_NOWHERE 1
131 #define CFG_ENV_SIZE 0x1000
132 #define CFG_ENV_ADDR (CFG_MONITOR_BASE - CFG_ENV_SIZE)
133
134 #else /* !RAMENV */
135 #define CFG_ENV_IS_IN_FLASH 1
136 #define CFG_ENV_ADDR 0x40000
137 #define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
138 #define CFG_ENV_SIZE 0x2000
139 #endif /* !RAMBOOT */
140#else /* !FLASH */
141 /* ENV in RAM */
142 #define CFG_NO_FLASH 1
143 #define CFG_ENV_IS_NOWHERE 1
144 #define CFG_ENV_SIZE 0x1000
145 #define CFG_ENV_ADDR (CFG_MONITOR_BASE - CFG_ENV_SIZE)
Michal Simek144876a2007-04-24 23:01:02 +0200146 #define CFG_FLASH_PROTECTION /* hardware flash protection */
Michal Simek76316a32007-03-11 13:42:58 +0100147#endif /* !FLASH */
148
Jon Loeliger5dc11a52007-07-04 22:33:01 -0500149/*
Jon Loeliger079a1362007-07-10 10:12:10 -0500150 * BOOTP options
151 */
152#define CONFIG_BOOTP_BOOTFILESIZE
153#define CONFIG_BOOTP_BOOTPATH
154#define CONFIG_BOOTP_GATEWAY
155#define CONFIG_BOOTP_HOSTNAME
Michal Simek76316a32007-03-11 13:42:58 +0100156
Michal Simekb90c0452007-09-24 00:08:37 +0200157
Jon Loeliger079a1362007-07-10 10:12:10 -0500158/*
Jon Loeliger5dc11a52007-07-04 22:33:01 -0500159 * Command line configuration.
160 */
161#include <config_cmd_default.h>
162
163#define CONFIG_CMD_ASKENV
Michal Simekb90c0452007-09-24 00:08:37 +0200164#define CONFIG_CMD_AUTOSCRIPT
165#define CONFIG_CMD_BDI
Jon Loeliger5dc11a52007-07-04 22:33:01 -0500166#define CONFIG_CMD_CACHE
Michal Simekb90c0452007-09-24 00:08:37 +0200167#define CONFIG_CMD_EXT2
168#define CONFIG_CMD_FAT
169#define CONFIG_CMD_IMI
Jon Loeliger5dc11a52007-07-04 22:33:01 -0500170#define CONFIG_CMD_IRQ
Michal Simekb90c0452007-09-24 00:08:37 +0200171#define CONFIG_CMD_LOADB
172#define CONFIG_CMD_LOADS
173#define CONFIG_CMD_MEMORY
174#define CONFIG_CMD_MISC
Jon Loeliger5dc11a52007-07-04 22:33:01 -0500175#define CONFIG_CMD_MFSL
Michal Simekb90c0452007-09-24 00:08:37 +0200176#define CONFIG_CMD_NET
Jon Loeliger5dc11a52007-07-04 22:33:01 -0500177#define CONFIG_CMD_PING
Michal Simekb90c0452007-09-24 00:08:37 +0200178#define CONFIG_CMD_RUN
Jon Loeliger5dc11a52007-07-04 22:33:01 -0500179
180#if defined(FLASH)
181 #define CONFIG_CMD_ECHO
182 #define CONFIG_CMD_FLASH
183 #define CONFIG_CMD_IMLS
184 #define CONFIG_CMD_JFFS2
185
186 #if !defined(RAMENV)
187 #define CONFIG_CMD_ENV
188 #define CONFIG_CMD_SAVES
Michal Simek76316a32007-03-11 13:42:58 +0100189 #endif
Jon Loeliger5dc11a52007-07-04 22:33:01 -0500190#endif
Michal Simek76316a32007-03-11 13:42:58 +0100191
Jon Loeliger5dc11a52007-07-04 22:33:01 -0500192#if defined(CONFIG_CMD_JFFS2)
Michal Simek144876a2007-04-24 23:01:02 +0200193/* JFFS2 partitions */
194#define CONFIG_JFFS2_CMDLINE /* mtdparts command line support */
195#define MTDIDS_DEFAULT "nor0=ml401-0"
196
197/* default mtd partition table */
198#define MTDPARTS_DEFAULT "mtdparts=ml401-0:256k(u-boot),"\
199 "256k(env),3m(kernel),1m(romfs),"\
200 "1m(cramfs),-(jffs2)"
201#endif
202
Michal Simek76316a32007-03-11 13:42:58 +0100203/* Miscellaneous configurable options */
204#define CFG_PROMPT "U-Boot-mONStR> "
205#define CFG_CBSIZE 512 /* size of console buffer */
206#define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16) /* print buffer size */
207#define CFG_MAXARGS 15 /* max number of command args */
208#define CFG_LONGHELP
209#define CFG_LOAD_ADDR 0x12000000 /* default load address */
210
Michal Simek144876a2007-04-24 23:01:02 +0200211#define CONFIG_BOOTDELAY 30
Michal Simek76316a32007-03-11 13:42:58 +0100212#define CONFIG_BOOTARGS "root=romfs"
213#define CONFIG_HOSTNAME "ml401"
Michal Simekb90c0452007-09-24 00:08:37 +0200214#define CONFIG_BOOTCOMMAND "base 0;tftp 11000000 image.img;bootm"
Michal Simek76316a32007-03-11 13:42:58 +0100215#define CONFIG_IPADDR 192.168.0.3
Michal Simekb90c0452007-09-24 00:08:37 +0200216#define CONFIG_SERVERIP 192.168.0.5
217#define CONFIG_GATEWAYIP 192.168.0.1
Michal Simek76316a32007-03-11 13:42:58 +0100218#define CONFIG_ETHADDR 00:E0:0C:00:00:FD
219
220/* architecture dependent code */
221#define CFG_USR_EXCEP /* user exception */
222#define CFG_HZ 1000
223
Michal Simekb90c0452007-09-24 00:08:37 +0200224/* system ace */
225#define CONFIG_SYSTEMACE
226/* #define DEBUG_SYSTEMACE */
227#define SYSTEMACE_CONFIG_FPGA
228#define CFG_SYSTEMACE_BASE XILINX_SYSACE_BASEADDR
229#define CFG_SYSTEMACE_WIDTH XILINX_SYSACE_MEM_WIDTH
230#define CONFIG_DOS_PARTITION
231
Michal Simek144876a2007-04-24 23:01:02 +0200232#define CONFIG_PREBOOT "echo U-BOOT for ML401;setenv preboot;echo"
233
234#define CONFIG_EXTRA_ENV_SETTINGS "unlock=yes\0" /* hardware flash protection */\
235 "nor0=ml401-0\0"\
236 "mtdparts=mtdparts=ml401-0:"\
237 "256k(u-boot),256k(env),3m(kernel),"\
238 "1m(romfs),1m(cramfs),-(jffs2)\0"
239
Michal Simek76316a32007-03-11 13:42:58 +0100240#endif /* __CONFIG_H */