blob: 99856ebfdf2dcc84063dab26b84ac8bd8c5e292c [file] [log] [blame]
Heiko Schocher4dd83492011-11-01 20:00:35 +00001/*
2 * Copyright (C) 2009 Texas Instruments Incorporated
3 *
4 * Copyright (C) 2011
5 * Heiko Schocher, DENX Software Engineering, hs@denx.de.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23#ifndef __CONFIG_H
24#define __CONFIG_H
25
26#define CONFIG_SYS_NO_FLASH /* that is, no *NOR* flash */
27#define CONFIG_SYS_CONSOLE_INFO_QUIET
28
29/* SoC Configuration */
30#define CONFIG_ARM926EJS /* arm926ejs CPU */
31#define CONFIG_SYS_TIMERBASE 0x01c21400 /* use timer 0 */
32#define CONFIG_SYS_HZ_CLOCK 24000000 /* timer0 freq */
33#define CONFIG_SYS_HZ 1000
34#define CONFIG_SOC_DM365
35
36#define CONFIG_MACH_TYPE MACH_TYPE_DAVINCI_DM365_EVM
37
38#define CONFIG_HOSTNAME cam_enc_4xx
39
40#define BOARD_LATE_INIT
41#define CONFIG_CAM_ENC_LED_MASK 0x0fc00000
42
43/* Memory Info */
44#define CONFIG_NR_DRAM_BANKS 1
45#define PHYS_SDRAM_1 0x80000000
46#define PHYS_SDRAM_1_SIZE (256 << 20) /* 256 MiB */
47#define DDR_4BANKS /* 4-bank DDR2 (256MB) */
48#define CONFIG_MAX_RAM_BANK_SIZE (256 << 20) /* 256 MB */
49#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
50
51/* Serial Driver info: UART0 for console */
52#define CONFIG_SYS_NS16550
53#define CONFIG_SYS_NS16550_SERIAL
54#define CONFIG_SYS_NS16550_REG_SIZE -4
55#define CONFIG_SYS_NS16550_COM1 0x01c20000
56#define CONFIG_SYS_NS16550_CLK CONFIG_SYS_HZ_CLOCK
57#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
58#define CONFIG_CONS_INDEX 1
59#define CONFIG_BAUDRATE 115200
60
61/* Network Configuration */
62#define CONFIG_DRIVER_TI_EMAC
63#define CONFIG_EMAC_MDIO_PHY_NUM 0
64#define CONFIG_SYS_EMAC_TI_CLKDIV 0xa9 /* 1MHz */
65#define CONFIG_MII
66#define CONFIG_BOOTP_DEFAULT
67#define CONFIG_BOOTP_DNS
68#define CONFIG_BOOTP_DNS2
69#define CONFIG_BOOTP_SEND_HOSTNAME
70#define CONFIG_NET_RETRY_COUNT 10
Heiko Schocher4dd83492011-11-01 20:00:35 +000071#define CONFIG_CMD_MII
72#define CONFIG_SYS_DCACHE_OFF
73#define CONFIG_RESET_PHY_R
74
75/* I2C */
76#define CONFIG_HARD_I2C
77#define CONFIG_DRIVER_DAVINCI_I2C
78#define CONFIG_SYS_I2C_SPEED 400000
79#define CONFIG_SYS_I2C_SLAVE 0x10 /* SMBus host address */
80
81/* NAND: socketed, two chipselects, normally 2 GBytes */
82#define CONFIG_NAND_DAVINCI
83#define CONFIG_SYS_NAND_CS 2
84#define CONFIG_SYS_NAND_USE_FLASH_BBT
85#define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
86#define CONFIG_SYS_NAND_PAGE_2K
87
88#define CONFIG_SYS_NAND_LARGEPAGE
89#define CONFIG_SYS_NAND_BASE_LIST { 0x02000000, }
90/* socket has two chipselects, nCE0 gated by address BIT(14) */
91#define CONFIG_SYS_MAX_NAND_DEVICE 1
Heiko Schocher4dd83492011-11-01 20:00:35 +000092
93/* SPI support */
94#define CONFIG_SPI
95#define CONFIG_SPI_FLASH
96#define CONFIG_SPI_FLASH_STMICRO
97#define CONFIG_DAVINCI_SPI
98#define CONFIG_SYS_SPI_BASE DAVINCI_SPI1_BASE
99#define CONFIG_SYS_SPI_CLK davinci_clk_get(SPI_PLLDIV)
100#define CONFIG_SF_DEFAULT_SPEED 3000000
101#define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED
102#define CONFIG_CMD_SF
103
104/* SD/MMC */
105#define CONFIG_MMC
106#define CONFIG_GENERIC_MMC
107#define CONFIG_DAVINCI_MMC
108#define CONFIG_MMC_MBLOCK
109
110/* U-Boot command configuration */
111#include <config_cmd_default.h>
112
113#define CONFIG_CMD_BDI
114#undef CONFIG_CMD_FLASH
115#undef CONFIG_CMD_FPGA
116#undef CONFIG_CMD_SETGETDCR
117#define CONFIG_CMD_ASKENV
118#define CONFIG_CMD_CACHE
119#define CONFIG_CMD_DHCP
120#define CONFIG_CMD_I2C
121#define CONFIG_CMD_PING
122#define CONFIG_CMD_SAVES
123
Hadli, Manjunath8f5d4682012-02-06 00:30:44 +0000124#ifdef CONFIG_CMD_BDI
125#define CONFIG_CLOCKS
126#endif
127
Heiko Schocher4dd83492011-11-01 20:00:35 +0000128#ifdef CONFIG_MMC
129#define CONFIG_DOS_PARTITION
130#define CONFIG_CMD_EXT2
131#define CONFIG_CMD_FAT
132#define CONFIG_CMD_MMC
133#endif
134
135#ifdef CONFIG_NAND_DAVINCI
136#define CONFIG_CMD_MTDPARTS
137#define CONFIG_MTD_PARTITIONS
138#define CONFIG_MTD_DEVICE
139#define CONFIG_CMD_NAND
140#define CONFIG_CMD_UBI
Heiko Schocher6be6db52012-01-16 21:20:09 +0000141#define CONFIG_CMD_UBIFS
Heiko Schocher4dd83492011-11-01 20:00:35 +0000142#define CONFIG_RBTREE
Heiko Schocher6be6db52012-01-16 21:20:09 +0000143#define CONFIG_LZO
Heiko Schocher4dd83492011-11-01 20:00:35 +0000144#endif
145
146#define CONFIG_CRC32_VERIFY
147#define CONFIG_MX_CYCLIC
148
149/* U-Boot general configuration */
150#undef CONFIG_USE_IRQ /* No IRQ/FIQ in U-Boot */
151#define CONFIG_BOOTFILE "uImage" /* Boot file name */
152#define CONFIG_SYS_PROMPT "cam_enc_4xx> " /* Monitor Command Prompt */
153#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
154#define CONFIG_SYS_PBSIZE /* Print buffer size */ \
155 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
156#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
157#define CONFIG_SYS_HUSH_PARSER
158#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
159#define CONFIG_SYS_LONGHELP
160
Heiko Schocher6be6db52012-01-16 21:20:09 +0000161#define CONFIG_MENU
162#define CONFIG_MENU_SHOW
163#define CONFIG_FIT
Heiko Schocher6be6db52012-01-16 21:20:09 +0000164#define CONFIG_BOARD_IMG_ADDR_R 0x80000000
165
Heiko Schocher4dd83492011-11-01 20:00:35 +0000166#ifdef CONFIG_NAND_DAVINCI
Heiko Schocher6be6db52012-01-16 21:20:09 +0000167#define CONFIG_ENV_SIZE (16 << 10)
Heiko Schocher4dd83492011-11-01 20:00:35 +0000168#define CONFIG_ENV_IS_IN_NAND
Heiko Schocher6be6db52012-01-16 21:20:09 +0000169#define CONFIG_ENV_OFFSET 0x180000
Heiko Schocher24efef92012-03-07 04:10:00 +0000170#define CONFIG_ENV_RANGE 0x040000
Heiko Schocher6be6db52012-01-16 21:20:09 +0000171#define CONFIG_ENV_OFFSET_REDUND 0x1c0000
Heiko Schocher4dd83492011-11-01 20:00:35 +0000172#undef CONFIG_ENV_IS_IN_FLASH
173#endif
174
175#if defined(CONFIG_MMC) && !defined(CONFIG_ENV_IS_IN_NAND)
176#define CONFIG_CMD_ENV
Heiko Schocher6be6db52012-01-16 21:20:09 +0000177#define CONFIG_SYS_MMC_ENV_DEV 0
Heiko Schocher4dd83492011-11-01 20:00:35 +0000178#define CONFIG_ENV_SIZE (16 << 10) /* 16 KiB */
179#define CONFIG_ENV_OFFSET (51 << 9) /* Sector 51 */
180#define CONFIG_ENV_IS_IN_MMC
181#undef CONFIG_ENV_IS_IN_FLASH
182#endif
183
184#define CONFIG_BOOTDELAY 3
Heiko Schocher6be6db52012-01-16 21:20:09 +0000185/*
186 * 24MHz InputClock / 15 prediv -> 1.6 MHz timer running
187 * Timeout 1 second.
188 */
189#define CONFIG_AIT_TIMER_TIMEOUT 0x186a00
Heiko Schocher4dd83492011-11-01 20:00:35 +0000190
191#define CONFIG_CMDLINE_EDITING
192#define CONFIG_VERSION_VARIABLE
193#define CONFIG_TIMESTAMP
194
195/* U-Boot memory configuration */
196#define CONFIG_STACKSIZE (256 << 10) /* 256 KiB */
197#define CONFIG_SYS_MALLOC_LEN (1 << 20) /* 1 MiB */
198#define CONFIG_SYS_MEMTEST_START 0x80000000 /* physical address */
199#define CONFIG_SYS_MEMTEST_END 0x81000000 /* test 16MB RAM */
200
201/* Linux interfacing */
202#define CONFIG_CMDLINE_TAG
203#define CONFIG_SETUP_MEMORY_TAGS
204#define CONFIG_SYS_BARGSIZE 1024 /* bootarg Size */
205#define CONFIG_SYS_LOAD_ADDR 0x80700000 /* kernel address */
206
207#define MTDIDS_DEFAULT "nand0=davinci_nand.0"
Heiko Schocher6be6db52012-01-16 21:20:09 +0000208#define MTDPARTS_DEFAULT \
209 "mtdparts=" \
210 "davinci_nand.0:" \
211 "128k(spl)," \
212 "384k(UBLheader)," \
213 "1m(u-boot)," \
214 "512k(env)," \
215 "-(ubi)"
Heiko Schocher4dd83492011-11-01 20:00:35 +0000216
Heiko Schocher6be6db52012-01-16 21:20:09 +0000217#define CONFIG_SYS_NAND_PAGE_SIZE 0x800
218#define CONFIG_SYS_NAND_BLOCK_SIZE 0x20000
Heiko Schocher4dd83492011-11-01 20:00:35 +0000219
220/* Defines for SPL */
221#define CONFIG_SPL
Heiko Schocher24efef92012-03-07 04:10:00 +0000222#define CONFIG_SPL_LIBGENERIC_SUPPORT
Heiko Schocher4dd83492011-11-01 20:00:35 +0000223#define CONFIG_SPL_NAND_SUPPORT
224#define CONFIG_SPL_NAND_SIMPLE
225#define CONFIG_SPL_NAND_LOAD
226#define CONFIG_SYS_NAND_HW_ECC_OOBFIRST
227#define CONFIG_SPL_SERIAL_SUPPORT
228#define CONFIG_SPL_POST_MEM_SUPPORT
229#define CONFIG_SPL_LDSCRIPT "$(BOARDDIR)/u-boot-spl.lds"
230#define CONFIG_SPL_STACK (0x00010000 + 0x7f00)
231
Heiko Schocher24efef92012-03-07 04:10:00 +0000232#define CONFIG_SPL_TEXT_BASE 0x00000020 /*CONFIG_SYS_SRAM_START*/
Heiko Schocher4dd83492011-11-01 20:00:35 +0000233#define CONFIG_SPL_MAX_SIZE 12320
234
235#ifndef CONFIG_SPL_BUILD
236#define CONFIG_SYS_TEXT_BASE 0x81080000
237#endif
238
239#define CONFIG_SYS_NAND_BASE 0x02000000
240#define CONFIG_SYS_NAND_PAGE_COUNT (CONFIG_SYS_NAND_BLOCK_SIZE / \
241 CONFIG_SYS_NAND_PAGE_SIZE)
242
243#define CONFIG_SYS_NAND_ECCPOS { \
244 24, 25, 26, 27, 28, \
245 29, 30, 31, 32, 33, 34, 35, 36, 37, 38, \
246 39, 40, 41, 42, 43, 44, 45, 46, 47, 48, \
247 49, 50, 51, 52, 53, 54, 55, 56, 57, 58, \
248 59, 60, 61, 62, 63 }
249#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
250#define CONFIG_SYS_NAND_ECCSIZE 0x200
251#define CONFIG_SYS_NAND_ECCBYTES 10
252#define CONFIG_SYS_NAND_OOBSIZE 64
253#define CONFIG_SYS_NAND_5_ADDR_CYCLE
Heiko Schocher4dd83492011-11-01 20:00:35 +0000254
255/*
256 * RBL searches from Block n (n = 1..24)
257 * so we can define, how many UBL Headers
258 * we can write before the real spl code
259 */
Heiko Schocher4dd83492011-11-01 20:00:35 +0000260#define CONFIG_SYS_NROF_PAGES_NAND_SPL 6
261
262#define CONFIG_SYS_NAND_U_BOOT_DST 0x81080000 /* u-boot TEXT_BASE */
263#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
264
265/*
266 * Post tests for memory testing
267 */
268#define CONFIG_POST CONFIG_SYS_POST_MEMORY
269#define _POST_WORD_ADDR 0x0
270
Heiko Schocher4dd83492011-11-01 20:00:35 +0000271#define CONFIG_DISPLAY_BOARDINFO
272
273#define CONFIG_SYS_INIT_SP_ADDR CONFIG_SPL_STACK
274
Heiko Schocher6be6db52012-01-16 21:20:09 +0000275#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
276#define CONFIG_SYS_NAND_U_BOOT_SIZE 0xa0000
Heiko Schocher24efef92012-03-07 04:10:00 +0000277#define CONFIG_SYS_NAND_U_BOOT_ERA_SIZE 0x100000
Heiko Schocher4dd83492011-11-01 20:00:35 +0000278
Heiko Schocher4dd83492011-11-01 20:00:35 +0000279/* for UBL header */
280#define CONFIG_SYS_UBL_BLOCK (CONFIG_SYS_NAND_PAGE_SIZE)
281
282#define CONFIG_SYS_DM36x_PLL1_PLLM 0x55
283#define CONFIG_SYS_DM36x_PLL1_PREDIV 0x8005
284#define CONFIG_SYS_DM36x_PLL2_PLLM 0x09
285#define CONFIG_SYS_DM36x_PLL2_PREDIV 0x8000
286#define CONFIG_SYS_DM36x_PERI_CLK_CTRL 0x243F04FC
287#define CONFIG_SYS_DM36x_PLL1_PLLDIV1 0x801b
288#define CONFIG_SYS_DM36x_PLL1_PLLDIV2 0x8001
289/* POST DIV 680/2 = 340Mhz -> MJCP and HDVICP bus interface clock */
290#define CONFIG_SYS_DM36x_PLL1_PLLDIV3 0x8001
291/*
292 * POST DIV 680/4 = 170Mhz -> EDMA/Peripheral CFG0(1/2 MJCP/HDVICP bus
293 * interface clk)
294 */
295#define CONFIG_SYS_DM36x_PLL1_PLLDIV4 0x8003
296/* POST DIV 680/2 = 340Mhz -> VPSS */
297#define CONFIG_SYS_DM36x_PLL1_PLLDIV5 0x8001
298/* POST DIV 680/9 = 75.6 Mhz -> VENC */
299#define CONFIG_SYS_DM36x_PLL1_PLLDIV6 0x8008
300/*
301 * POST DIV 680/1 = 680Mhz -> DDRx2(with internal divider of 2, clock boils
302 * down to 340 Mhz)
303 */
304#define CONFIG_SYS_DM36x_PLL1_PLLDIV7 0x8000
305/* POST DIV 680/7= 97Mhz-> MMC0/SD0 */
306#define CONFIG_SYS_DM36x_PLL1_PLLDIV8 0x8006
307/* POST DIV 680/28 = 24.3Mhz-> CLKOUT */
308#define CONFIG_SYS_DM36x_PLL1_PLLDIV9 0x801b
309
310#define CONFIG_SYS_DM36x_PLL2_PLLDIV1 0x8011
311/* POST DIV 432/1=432 Mhz -> ARM926/(HDVICP block) clk */
312#define CONFIG_SYS_DM36x_PLL2_PLLDIV2 0x8000
313#define CONFIG_SYS_DM36x_PLL2_PLLDIV3 0x8001
314/* POST DIV 432/21= 20.5714 Mhz->VOICE Codec clk */
315#define CONFIG_SYS_DM36x_PLL2_PLLDIV4 0x8014
316/* POST DIV 432/16=27 Mhz -> VENC(For SD modes, requires) */
317#define CONFIG_SYS_DM36x_PLL2_PLLDIV5 0x800f
318
319/*
320 * READ LATENCY 7 (CL + 2)
321 * CONFIG_PWRDNEN = 1
322 * CONFIG_EXT_STRBEN = 1
323 */
324#define CONFIG_SYS_DM36x_DDR2_DDRPHYCR (0 \
325 | DV_DDR_PHY_EXT_STRBEN \
326 | DV_DDR_PHY_PWRDNEN \
327 | (7 << DV_DDR_PHY_RD_LATENCY_SHIFT))
328
329/*
330 * T_RFC = (trfc/DDR_CLK) - 1 = (195 / 2.941) - 1
331 * T_RP = (trp/DDR_CLK) - 1 = (12.5 / 2.941) - 1
332 * T_RCD = (trcd/DDR_CLK) - 1 = (12.5 / 2.941) - 1
333 * T_WR = (twr/DDR_CLK) - 1 = (15 / 2.941) - 1
334 * T_RAS = (tras/DDR_CLK) - 1 = (45 / 2.941) - 1
335 * T_RC = (trc/DDR_CLK) - 1 = (57.5 / 2.941) - 1
336 * T_RRD = (trrd/DDR_CLK) - 1 = (7.5 / 2.941) - 1
337 * T_WTR = (twtr/DDR_CLK) - 1 = (7.5 / 2.941) - 1
338 */
339#define CONFIG_SYS_DM36x_DDR2_SDTIMR (0 \
340 | (66 << DV_DDR_SDTMR1_RFC_SHIFT) \
341 | (4 << DV_DDR_SDTMR1_RP_SHIFT) \
342 | (4 << DV_DDR_SDTMR1_RCD_SHIFT) \
343 | (5 << DV_DDR_SDTMR1_WR_SHIFT) \
344 | (14 << DV_DDR_SDTMR1_RAS_SHIFT) \
345 | (19 << DV_DDR_SDTMR1_RC_SHIFT) \
346 | (2 << DV_DDR_SDTMR1_RRD_SHIFT) \
347 | (2 << DV_DDR_SDTMR1_WTR_SHIFT))
348
349/*
350 * T_RASMAX = (trasmax/refresh_rate) - 1 = (70K / 7812.6) - 1
351 * T_XP = tCKE - 1 = 3 - 2
352 * T_XSNR= ((trfc + 10)/DDR_CLK) - 1 = (205 / 2.941) - 1
353 * T_XSRD = txsrd - 1 = 200 - 1
354 * T_RTP = (trtp/DDR_CLK) - 1 = (7.5 / 2.941) - 1
355 * T_CKE = tcke - 1 = 3 - 1
356 */
357#define CONFIG_SYS_DM36x_DDR2_SDTIMR2 (0 \
358 | (8 << DV_DDR_SDTMR2_RASMAX_SHIFT) \
359 | (2 << DV_DDR_SDTMR2_XP_SHIFT) \
360 | (69 << DV_DDR_SDTMR2_XSNR_SHIFT) \
361 | (199 << DV_DDR_SDTMR2_XSRD_SHIFT) \
362 | (2 << DV_DDR_SDTMR2_RTP_SHIFT) \
363 | (2 << DV_DDR_SDTMR2_CKE_SHIFT))
364
365/* PR_OLD_COUNT = 0xfe */
366#define CONFIG_SYS_DM36x_DDR2_PBBPR 0x000000FE
367/* refresh rate = 0x768 */
368#define CONFIG_SYS_DM36x_DDR2_SDRCR 0x00000768
369
370#define CONFIG_SYS_DM36x_DDR2_SDBCR (0 \
371 | (2 << DV_DDR_SDCR_PAGESIZE_SHIFT) \
372 | (3 << DV_DDR_SDCR_IBANK_SHIFT) \
373 | (5 << DV_DDR_SDCR_CL_SHIFT) \
374 | (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) \
375 | (1 << DV_DDR_SDCR_TIMUNLOCK_SHIFT) \
376 | (1 << DV_DDR_SDCR_DDREN_SHIFT) \
377 | (0 << DV_DDR_SDCR_DDRDRIVE0_SHIFT) \
378 | (1 << DV_DDR_SDCR_DDR2EN_SHIFT) \
379 | (1 << DV_DDR_SDCR_DDR_DDQS_SHIFT) \
380 | (1 << DV_DDR_SDCR_BOOTUNLOCK_SHIFT))
381
382#define CONFIG_SYS_DM36x_AWCCR 0xff
383#define CONFIG_SYS_DM36x_AB1CR 0x40400204
384#define CONFIG_SYS_DM36x_AB2CR 0x04ca2650
385
386/* All Video Inputs */
387#define CONFIG_SYS_DM36x_PINMUX0 0x00000000
388/*
389 * All Video Outputs,
390 * GPIO 86, 87 + 90 0x0000f030
391 */
392#define CONFIG_SYS_DM36x_PINMUX1 0x00530002
393#define CONFIG_SYS_DM36x_PINMUX2 0x00001815
394/*
395 * SPI1, UART1, I2C, SD0, SD1, McBSP0, CLKOUTs
396 * GPIO 25 0x60000000
397 */
398#define CONFIG_SYS_DM36x_PINMUX3 0x9b5affff
399/*
400 * MMC/SD0 instead of MS, SPI0
401 * GPIO 34 0x0000c000
402 */
403#define CONFIG_SYS_DM36x_PINMUX4 0x00002655
404
405/*
406 * Default environment settings
407 */
408#define xstr(s) str(s)
409#define str(s) #s
410
411#define DVN4XX_UBOOT_ADDR_R_RAM 0x80000000
412/* (DVN4XX_UBOOT_ADDR_R_RAM + CONFIG_SYS_NAND_PAGE_SIZE) */
413#define DVN4XX_UBOOT_ADDR_R_NAND_SPL 0x80000800
414/*
415 * (DVN4XX_UBOOT_ADDR_R_NAND_SPL + (CONFIG_SYS_NROF_PAGES_NAND_SPL * \
416 * CONFIG_SYS_NAND_PAGE_SIZE))
417 */
418#define DVN4XX_UBOOT_ADDR_R_UBOOT 0x80003800
419
420#define CONFIG_EXTRA_ENV_SETTINGS \
421 "u_boot_addr_r=" xstr(DVN4XX_UBOOT_ADDR_R_RAM) "\0" \
422 "u-boot=" xstr(CONFIG_HOSTNAME) "/u-boot.ubl\0" \
Heiko Schocher6be6db52012-01-16 21:20:09 +0000423 "load=tftp ${u_boot_addr_r} ${u-boot}\0" \
Heiko Schocher4dd83492011-11-01 20:00:35 +0000424 "pagesz=" xstr(CONFIG_SYS_NAND_PAGE_SIZE) "\0" \
Heiko Schocher6be6db52012-01-16 21:20:09 +0000425 "writeheader=nandrbl rbl;nand erase 20000 ${pagesz};" \
426 "nand write ${u_boot_addr_r} 20000 ${pagesz};" \
Heiko Schocher4dd83492011-11-01 20:00:35 +0000427 "nandrbl uboot\0" \
Heiko Schocher6be6db52012-01-16 21:20:09 +0000428 "writenand_spl=nandrbl rbl;nand erase 0 3000;" \
Heiko Schocher4dd83492011-11-01 20:00:35 +0000429 "nand write " xstr(DVN4XX_UBOOT_ADDR_R_NAND_SPL) \
Heiko Schocher6be6db52012-01-16 21:20:09 +0000430 " 0 3000;nandrbl uboot\0" \
Heiko Schocher4dd83492011-11-01 20:00:35 +0000431 "writeuboot=nandrbl uboot;" \
432 "nand erase " xstr(CONFIG_SYS_NAND_U_BOOT_OFFS) " " \
Heiko Schocher24efef92012-03-07 04:10:00 +0000433 xstr(CONFIG_SYS_NAND_U_BOOT_ERA_SIZE) \
Heiko Schocher4dd83492011-11-01 20:00:35 +0000434 ";nand write " xstr(DVN4XX_UBOOT_ADDR_R_UBOOT) \
435 " " xstr(CONFIG_SYS_NAND_U_BOOT_OFFS) " " \
436 xstr(CONFIG_SYS_NAND_U_BOOT_SIZE) "\0" \
437 "update=run load writenand_spl writeuboot\0" \
Heiko Schocher6be6db52012-01-16 21:20:09 +0000438 "bootcmd=run net_nfs\0" \
Heiko Schocher4dd83492011-11-01 20:00:35 +0000439 "rootpath=/opt/eldk-arm/arm\0" \
Heiko Schocher6be6db52012-01-16 21:20:09 +0000440 "mtdids=" MTDIDS_DEFAULT "\0" \
441 "mtdparts=" MTDPARTS_DEFAULT "\0" \
442 "netdev=eth0\0" \
443 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
444 "addmisc=setenv bootargs ${bootargs} app_reset=${app_reset}\0" \
445 "addcon=setenv bootargs ${bootargs} console=ttyS0," \
446 "${baudrate}n8\0" \
447 "addip=setenv bootargs ${bootargs} " \
448 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
449 ":${hostname}:${netdev}:off eth=${ethaddr} panic=1\0" \
450 "rootpath=/opt/eldk-arm/arm\0" \
451 "nfsargs=setenv bootargs root=/dev/nfs rw " \
452 "nfsroot=${serverip}:${rootpath}\0" \
453 "bootfile=" xstr(CONFIG_HOSTNAME) "/uImage \0" \
454 "kernel_addr_r=80600000\0" \
455 "load_kernel=tftp ${kernel_addr_r} ${bootfile}\0" \
456 "ubi_load_kernel=ubi part ubi 2048;ubifsmount ${img_volume};" \
457 "ubifsload ${kernel_addr_r} boot/uImage\0" \
458 "fit_addr_r=" xstr(CONFIG_BOARD_IMG_ADDR_R) "\0" \
459 "img_addr_r=" xstr(CONFIG_BOARD_IMG_ADDR_R) "\0" \
460 "img_file=" xstr(CONFIG_HOSTNAME) "/ait.itb\0" \
461 "header_addr=20000\0" \
462 "img_writeheader=nandrbl rbl;" \
463 "nand erase ${header_addr} ${pagesz};" \
464 "nand write ${img_addr_r} ${header_addr} ${pagesz};" \
465 "nandrbl uboot\0" \
466 "img_writespl=nandrbl rbl;nand erase 0 3000;" \
467 "nand write ${img_addr_r} 0 3000;nandrbl uboot\0" \
468 "img_writeuboot=nandrbl uboot;" \
469 "nand erase " xstr(CONFIG_SYS_NAND_U_BOOT_OFFS) " " \
Heiko Schocher24efef92012-03-07 04:10:00 +0000470 xstr(CONFIG_SYS_NAND_U_BOOT_ERA_SIZE) \
Heiko Schocher6be6db52012-01-16 21:20:09 +0000471 ";nand write ${img_addr_r} " \
472 xstr(CONFIG_SYS_NAND_U_BOOT_OFFS) " " \
473 xstr(CONFIG_SYS_NAND_U_BOOT_SIZE) "\0" \
474 "img_writedfenv=ubi part ubi 2048;" \
475 "ubi write ${img_addr_r} default ${filesize}\0" \
476 "img_volume=rootfs1\0" \
Heiko Schocher24efef92012-03-07 04:10:00 +0000477 "img_writeramdisk=ubi part ubi 2048;" \
Heiko Schocher6be6db52012-01-16 21:20:09 +0000478 "ubi write ${img_addr_r} ${img_volume} ${filesize}\0" \
479 "load_img=tftp ${fit_addr_r} ${img_file}\0" \
480 "net_nfs=run load_kernel; " \
481 "run nfsargs addip addcon addmtd addmisc;" \
482 "bootm ${kernel_addr_r}\0" \
483 "ubi_ubi=run ubi_load_kernel; " \
484 "run ubiargs addip addcon addmtd addmisc;" \
485 "bootm ${kernel_addr_r}\0" \
486 "ubiargs=setenv bootargs ubi.mtd=4,2048" \
487 " root=ubi0:${img_volume} rw rootfstype=ubifs\0" \
488 "app_reset=no\0" \
489 "dvn_app_vers=void\0" \
490 "dvn_boot_vers=void\0" \
491 "savenewvers=run savetmpparms restoreparms; saveenv;" \
492 "run restoretmpparms\0" \
493 "savetmpparms=setenv y_ipaddr ${ipaddr};" \
494 "setenv y_netmask ${netmask};" \
495 "setenv y_serverip ${serverip};" \
496 "setenv y_gatewayip ${gatewayip}\0" \
497 "saveparms=setenv x_ipaddr ${ipaddr};" \
498 "setenv x_netmask ${netmask};" \
499 "setenv x_serverip ${serverip};" \
500 "setenv x_gatewayip ${gatewayip}\0" \
501 "restoreparms=setenv ipaddr ${x_ipaddr};" \
502 "setenv netmask ${x_netmask};" \
503 "setenv serverip ${x_serverip};" \
504 "setenv gatewayip ${x_gatewayip}\0" \
505 "restoretmpparms=setenv ipaddr ${y_ipaddr};" \
506 "setenv netmask ${y_netmask};" \
507 "setenv serverip ${y_serverip};" \
508 "setenv gatewayip ${y_gatewayip}\0" \
Heiko Schocher4dd83492011-11-01 20:00:35 +0000509 "\0"
510
511/* USB Configuration */
512#define CONFIG_USB_DAVINCI
513#define CONFIG_MUSB_HCD
514#define CONFIG_DV_USBPHY_CTL (USBPHY_SESNDEN | USBPHY_VBDTCTEN | \
515 USBPHY_PHY24MHZ)
516
517#define CONFIG_CMD_USB /* include support for usb cmd */
518#define CONFIG_USB_STORAGE /* MSC class support */
519#define CONFIG_CMD_STORAGE /* inclue support for usb-storage cmd */
520#define CONFIG_CMD_FAT /* inclue support for FAT/storage */
521#define CONFIG_DOS_PARTITION /* inclue support for FAT/storage */
522
523#undef DAVINCI_DM365EVM
524#define PINMUX4_USBDRVBUS_BITCLEAR 0x3000
525#define PINMUX4_USBDRVBUS_BITSET 0x2000
526
527#endif /* __CONFIG_H */