blob: a61a1fc75738556222bcecf95511a00cefa18d02 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Ilya Yanok0b23fb32009-07-21 19:32:21 +04002/*
3 * (C) Copyright 2009 Ilya Yanok, Emcraft Systems Ltd <yanok@emcraft.com>
4 * (C) Copyright 2008,2009 Eric Jarrige <eric.jarrige@armadeus.org>
5 * (C) Copyright 2008 Armadeus Systems nc
6 * (C) Copyright 2007 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de>
7 * (C) Copyright 2007 Pengutronix, Juergen Beisert <j.beisert@pengutronix.de>
Ilya Yanok0b23fb32009-07-21 19:32:21 +04008 */
9
10#include <common.h>
Simon Glass1eb69ae2019-11-14 12:57:39 -070011#include <cpu_func.h>
Jagan Teki60752ca2016-12-06 00:00:49 +010012#include <dm.h>
Simon Glass9fb625c2019-08-01 09:46:51 -060013#include <env.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060014#include <log.h>
Ilya Yanok0b23fb32009-07-21 19:32:21 +040015#include <malloc.h>
Simon Glasscf92e052015-09-02 17:24:58 -060016#include <memalign.h>
Jagan Teki567173a2016-12-06 00:00:50 +010017#include <miiphy.h>
Ilya Yanok0b23fb32009-07-21 19:32:21 +040018#include <net.h>
Jeroen Hofstee84f64c82014-10-08 22:57:40 +020019#include <netdev.h>
Simon Glass90526e92020-05-10 11:39:56 -060020#include <asm/cache.h>
Simon Glass401d1c42020-10-30 21:38:53 -060021#include <asm/global_data.h>
Simon Glassc05ed002020-05-10 11:40:11 -060022#include <linux/delay.h>
Martin Fuzzeyad8c43c2018-10-04 19:59:20 +020023#include <power/regulator.h>
Ilya Yanok0b23fb32009-07-21 19:32:21 +040024
Jagan Teki567173a2016-12-06 00:00:50 +010025#include <asm/io.h>
26#include <linux/errno.h>
27#include <linux/compiler.h>
28
Ilya Yanok0b23fb32009-07-21 19:32:21 +040029#include <asm/arch/clock.h>
30#include <asm/arch/imx-regs.h>
Stefano Babic552a8482017-06-29 10:16:06 +020031#include <asm/mach-imx/sys_proto.h>
Michael Trimarchiefd0b792018-06-17 15:22:39 +020032#include <asm-generic/gpio.h>
33
34#include "fec_mxc.h"
Ye Li6a895d02020-05-03 22:41:15 +080035#include <eth_phy.h>
Ilya Yanok0b23fb32009-07-21 19:32:21 +040036
37DECLARE_GLOBAL_DATA_PTR;
38
Marek Vasutbc1ce152012-08-29 03:49:49 +000039/*
40 * Timeout the transfer after 5 mS. This is usually a bit more, since
41 * the code in the tightloops this timeout is used in adds some overhead.
42 */
43#define FEC_XFER_TIMEOUT 5000
44
Fabio Estevamdb5b7f52014-08-25 13:34:16 -030045/*
46 * The standard 32-byte DMA alignment does not work on mx6solox, which requires
47 * 64-byte alignment in the DMA RX FEC buffer.
48 * Introduce the FEC_DMA_RX_MINALIGN which can cover mx6solox needs and also
49 * satisfies the alignment on other SoCs (32-bytes)
50 */
51#define FEC_DMA_RX_MINALIGN 64
52
Ilya Yanok0b23fb32009-07-21 19:32:21 +040053#ifndef CONFIG_MII
54#error "CONFIG_MII has to be defined!"
55#endif
56
Marek Vasutbe7e87e2011-11-08 23:18:10 +000057/*
58 * The i.MX28 operates with packets in big endian. We need to swap them before
59 * sending and after receiving.
60 */
Eric Nelson5c1ad3e2012-03-15 18:33:25 +000061#ifdef CONFIG_MX28
62#define CONFIG_FEC_MXC_SWAP_PACKET
63#endif
64
65#define RXDESC_PER_CACHELINE (ARCH_DMA_MINALIGN/sizeof(struct fec_bd))
66
67/* Check various alignment issues at compile time */
68#if ((ARCH_DMA_MINALIGN < 16) || (ARCH_DMA_MINALIGN % 16 != 0))
69#error "ARCH_DMA_MINALIGN must be multiple of 16!"
70#endif
71
72#if ((PKTALIGN < ARCH_DMA_MINALIGN) || \
73 (PKTALIGN % ARCH_DMA_MINALIGN != 0))
74#error "PKTALIGN must be multiple of ARCH_DMA_MINALIGN!"
Marek Vasutbe7e87e2011-11-08 23:18:10 +000075#endif
76
Ilya Yanok0b23fb32009-07-21 19:32:21 +040077#undef DEBUG
78
Eric Nelson5c1ad3e2012-03-15 18:33:25 +000079#ifdef CONFIG_FEC_MXC_SWAP_PACKET
Marek Vasutbe7e87e2011-11-08 23:18:10 +000080static void swap_packet(uint32_t *packet, int length)
81{
82 int i;
83
84 for (i = 0; i < DIV_ROUND_UP(length, 4); i++)
85 packet[i] = __swab32(packet[i]);
86}
87#endif
88
Jagan Teki567173a2016-12-06 00:00:50 +010089/* MII-interface related functions */
90static int fec_mdio_read(struct ethernet_regs *eth, uint8_t phyaddr,
91 uint8_t regaddr)
Ilya Yanok0b23fb32009-07-21 19:32:21 +040092{
Ilya Yanok0b23fb32009-07-21 19:32:21 +040093 uint32_t reg; /* convenient holder for the PHY register */
94 uint32_t phy; /* convenient holder for the PHY */
95 uint32_t start;
Troy Kisky13947f42012-02-07 14:08:47 +000096 int val;
Ilya Yanok0b23fb32009-07-21 19:32:21 +040097
98 /*
99 * reading from any PHY's register is done by properly
100 * programming the FEC's MII data register.
101 */
Marek Vasutd133b882011-09-11 18:05:34 +0000102 writel(FEC_IEVENT_MII, &eth->ievent);
Jagan Teki567173a2016-12-06 00:00:50 +0100103 reg = regaddr << FEC_MII_DATA_RA_SHIFT;
104 phy = phyaddr << FEC_MII_DATA_PA_SHIFT;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400105
106 writel(FEC_MII_DATA_ST | FEC_MII_DATA_OP_RD | FEC_MII_DATA_TA |
Marek Vasutd133b882011-09-11 18:05:34 +0000107 phy | reg, &eth->mii_data);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400108
Jagan Teki567173a2016-12-06 00:00:50 +0100109 /* wait for the related interrupt */
Graeme Russa60d1e52011-07-15 23:31:37 +0000110 start = get_timer(0);
Marek Vasutd133b882011-09-11 18:05:34 +0000111 while (!(readl(&eth->ievent) & FEC_IEVENT_MII)) {
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400112 if (get_timer(start) > (CONFIG_SYS_HZ / 1000)) {
113 printf("Read MDIO failed...\n");
114 return -1;
115 }
116 }
117
Jagan Teki567173a2016-12-06 00:00:50 +0100118 /* clear mii interrupt bit */
Marek Vasutd133b882011-09-11 18:05:34 +0000119 writel(FEC_IEVENT_MII, &eth->ievent);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400120
Jagan Teki567173a2016-12-06 00:00:50 +0100121 /* it's now safe to read the PHY's register */
Troy Kisky13947f42012-02-07 14:08:47 +0000122 val = (unsigned short)readl(&eth->mii_data);
Jagan Teki567173a2016-12-06 00:00:50 +0100123 debug("%s: phy: %02x reg:%02x val:%#x\n", __func__, phyaddr,
124 regaddr, val);
Troy Kisky13947f42012-02-07 14:08:47 +0000125 return val;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400126}
127
Peng Fan673f6592019-10-25 09:48:02 +0000128#ifndef imx_get_fecclk
129u32 __weak imx_get_fecclk(void)
130{
131 return 0;
132}
133#endif
134
Anatolij Gustschin58ec4d32018-10-18 16:15:11 +0200135static int fec_get_clk_rate(void *udev, int idx)
136{
Anatolij Gustschin58ec4d32018-10-18 16:15:11 +0200137 struct fec_priv *fec;
138 struct udevice *dev;
139 int ret;
140
Peng Fan673f6592019-10-25 09:48:02 +0000141 if (IS_ENABLED(CONFIG_IMX8) ||
142 CONFIG_IS_ENABLED(CLK_CCF)) {
143 dev = udev;
144 if (!dev) {
Tim Harveyb247fa72021-06-30 16:50:03 -0700145 ret = uclass_get_device_by_seq(UCLASS_ETH, idx, &dev);
Peng Fan673f6592019-10-25 09:48:02 +0000146 if (ret < 0) {
147 debug("Can't get FEC udev: %d\n", ret);
148 return ret;
149 }
Anatolij Gustschin58ec4d32018-10-18 16:15:11 +0200150 }
Peng Fan673f6592019-10-25 09:48:02 +0000151
152 fec = dev_get_priv(dev);
153 if (fec)
154 return fec->clk_rate;
155
156 return -EINVAL;
157 } else {
158 return imx_get_fecclk();
Anatolij Gustschin58ec4d32018-10-18 16:15:11 +0200159 }
Anatolij Gustschin58ec4d32018-10-18 16:15:11 +0200160}
161
Troy Kisky575c5cc2012-10-22 16:40:41 +0000162static void fec_mii_setspeed(struct ethernet_regs *eth)
Stefano Babic4294b242010-02-01 14:51:30 +0100163{
164 /*
165 * Set MII_SPEED = (1/(mii_speed * 2)) * System Clock
166 * and do not drop the Preamble.
Måns Rullgård843a3e52015-12-08 15:38:45 +0000167 *
168 * The i.MX28 and i.MX6 types have another field in the MSCR (aka
169 * MII_SPEED) register that defines the MDIO output hold time. Earlier
170 * versions are RAZ there, so just ignore the difference and write the
171 * register always.
172 * The minimal hold time according to IEE802.3 (clause 22) is 10 ns.
173 * HOLDTIME + 1 is the number of clk cycles the fec is holding the
174 * output.
175 * The HOLDTIME bitfield takes values between 0 and 7 (inclusive).
176 * Given that ceil(clkrate / 5000000) <= 64, the calculation for
177 * holdtime cannot result in a value greater than 3.
Stefano Babic4294b242010-02-01 14:51:30 +0100178 */
Anatolij Gustschin58ec4d32018-10-18 16:15:11 +0200179 u32 pclk;
180 u32 speed;
181 u32 hold;
182 int ret;
183
184 ret = fec_get_clk_rate(NULL, 0);
185 if (ret < 0) {
186 printf("Can't find FEC0 clk rate: %d\n", ret);
187 return;
188 }
189 pclk = ret;
190 speed = DIV_ROUND_UP(pclk, 5000000);
191 hold = DIV_ROUND_UP(pclk, 100000000) - 1;
192
Markus Niebel6ba45cc2014-02-05 10:54:11 +0100193#ifdef FEC_QUIRK_ENET_MAC
194 speed--;
195#endif
Måns Rullgård843a3e52015-12-08 15:38:45 +0000196 writel(speed << 1 | hold << 8, &eth->mii_speed);
Troy Kisky575c5cc2012-10-22 16:40:41 +0000197 debug("%s: mii_speed %08x\n", __func__, readl(&eth->mii_speed));
Stefano Babic4294b242010-02-01 14:51:30 +0100198}
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400199
Jagan Teki567173a2016-12-06 00:00:50 +0100200static int fec_mdio_write(struct ethernet_regs *eth, uint8_t phyaddr,
201 uint8_t regaddr, uint16_t data)
Troy Kisky13947f42012-02-07 14:08:47 +0000202{
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400203 uint32_t reg; /* convenient holder for the PHY register */
204 uint32_t phy; /* convenient holder for the PHY */
205 uint32_t start;
206
Jagan Teki567173a2016-12-06 00:00:50 +0100207 reg = regaddr << FEC_MII_DATA_RA_SHIFT;
208 phy = phyaddr << FEC_MII_DATA_PA_SHIFT;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400209
210 writel(FEC_MII_DATA_ST | FEC_MII_DATA_OP_WR |
Marek Vasutd133b882011-09-11 18:05:34 +0000211 FEC_MII_DATA_TA | phy | reg | data, &eth->mii_data);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400212
Jagan Teki567173a2016-12-06 00:00:50 +0100213 /* wait for the MII interrupt */
Graeme Russa60d1e52011-07-15 23:31:37 +0000214 start = get_timer(0);
Marek Vasutd133b882011-09-11 18:05:34 +0000215 while (!(readl(&eth->ievent) & FEC_IEVENT_MII)) {
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400216 if (get_timer(start) > (CONFIG_SYS_HZ / 1000)) {
217 printf("Write MDIO failed...\n");
218 return -1;
219 }
220 }
221
Jagan Teki567173a2016-12-06 00:00:50 +0100222 /* clear MII interrupt bit */
Marek Vasutd133b882011-09-11 18:05:34 +0000223 writel(FEC_IEVENT_MII, &eth->ievent);
Jagan Teki567173a2016-12-06 00:00:50 +0100224 debug("%s: phy: %02x reg:%02x val:%#x\n", __func__, phyaddr,
225 regaddr, data);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400226
227 return 0;
228}
229
Jagan Teki567173a2016-12-06 00:00:50 +0100230static int fec_phy_read(struct mii_dev *bus, int phyaddr, int dev_addr,
231 int regaddr)
Troy Kisky13947f42012-02-07 14:08:47 +0000232{
Jagan Teki567173a2016-12-06 00:00:50 +0100233 return fec_mdio_read(bus->priv, phyaddr, regaddr);
Troy Kisky13947f42012-02-07 14:08:47 +0000234}
235
Jagan Teki567173a2016-12-06 00:00:50 +0100236static int fec_phy_write(struct mii_dev *bus, int phyaddr, int dev_addr,
237 int regaddr, u16 data)
Troy Kisky13947f42012-02-07 14:08:47 +0000238{
Jagan Teki567173a2016-12-06 00:00:50 +0100239 return fec_mdio_write(bus->priv, phyaddr, regaddr, data);
Troy Kisky13947f42012-02-07 14:08:47 +0000240}
241
242#ifndef CONFIG_PHYLIB
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400243static int miiphy_restart_aneg(struct eth_device *dev)
244{
Stefano Babicb774fe92012-02-22 00:24:35 +0000245 int ret = 0;
246#if !defined(CONFIG_FEC_MXC_NO_ANEG)
Marek Vasut9e27e9d2011-09-16 01:13:47 +0200247 struct fec_priv *fec = (struct fec_priv *)dev->priv;
Troy Kisky13947f42012-02-07 14:08:47 +0000248 struct ethernet_regs *eth = fec->bus->priv;
Marek Vasut9e27e9d2011-09-16 01:13:47 +0200249
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400250 /*
251 * Wake up from sleep if necessary
252 * Reset PHY, then delay 300ns
253 */
Troy Kisky13947f42012-02-07 14:08:47 +0000254 fec_mdio_write(eth, fec->phy_id, MII_BMCR, BMCR_RESET);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400255 udelay(1000);
256
Jagan Teki567173a2016-12-06 00:00:50 +0100257 /* Set the auto-negotiation advertisement register bits */
Troy Kisky13947f42012-02-07 14:08:47 +0000258 fec_mdio_write(eth, fec->phy_id, MII_ADVERTISE,
Jagan Teki567173a2016-12-06 00:00:50 +0100259 LPA_100FULL | LPA_100HALF | LPA_10FULL |
260 LPA_10HALF | PHY_ANLPAR_PSB_802_3);
Troy Kisky13947f42012-02-07 14:08:47 +0000261 fec_mdio_write(eth, fec->phy_id, MII_BMCR,
Jagan Teki567173a2016-12-06 00:00:50 +0100262 BMCR_ANENABLE | BMCR_ANRESTART);
Marek Vasut2e5f4422011-09-11 18:05:36 +0000263
264 if (fec->mii_postcall)
265 ret = fec->mii_postcall(fec->phy_id);
266
Stefano Babicb774fe92012-02-22 00:24:35 +0000267#endif
Marek Vasut2e5f4422011-09-11 18:05:36 +0000268 return ret;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400269}
270
Hannes Schmelzer07507012016-06-22 12:07:14 +0200271#ifndef CONFIG_FEC_FIXED_SPEED
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400272static int miiphy_wait_aneg(struct eth_device *dev)
273{
274 uint32_t start;
Troy Kisky13947f42012-02-07 14:08:47 +0000275 int status;
Marek Vasut9e27e9d2011-09-16 01:13:47 +0200276 struct fec_priv *fec = (struct fec_priv *)dev->priv;
Troy Kisky13947f42012-02-07 14:08:47 +0000277 struct ethernet_regs *eth = fec->bus->priv;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400278
Jagan Teki567173a2016-12-06 00:00:50 +0100279 /* Wait for AN completion */
Graeme Russa60d1e52011-07-15 23:31:37 +0000280 start = get_timer(0);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400281 do {
282 if (get_timer(start) > (CONFIG_SYS_HZ * 5)) {
283 printf("%s: Autonegotiation timeout\n", dev->name);
284 return -1;
285 }
286
Troy Kisky13947f42012-02-07 14:08:47 +0000287 status = fec_mdio_read(eth, fec->phy_id, MII_BMSR);
288 if (status < 0) {
289 printf("%s: Autonegotiation failed. status: %d\n",
Jagan Teki567173a2016-12-06 00:00:50 +0100290 dev->name, status);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400291 return -1;
292 }
Mike Frysinger8ef583a2010-12-23 15:40:12 -0500293 } while (!(status & BMSR_LSTATUS));
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400294
295 return 0;
296}
Hannes Schmelzer07507012016-06-22 12:07:14 +0200297#endif /* CONFIG_FEC_FIXED_SPEED */
Troy Kisky13947f42012-02-07 14:08:47 +0000298#endif
299
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400300static int fec_rx_task_enable(struct fec_priv *fec)
301{
Marek Vasutc0b5a3b2012-08-29 03:49:51 +0000302 writel(FEC_R_DES_ACTIVE_RDAR, &fec->eth->r_des_active);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400303 return 0;
304}
305
306static int fec_rx_task_disable(struct fec_priv *fec)
307{
308 return 0;
309}
310
311static int fec_tx_task_enable(struct fec_priv *fec)
312{
Marek Vasutc0b5a3b2012-08-29 03:49:51 +0000313 writel(FEC_X_DES_ACTIVE_TDAR, &fec->eth->x_des_active);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400314 return 0;
315}
316
317static int fec_tx_task_disable(struct fec_priv *fec)
318{
319 return 0;
320}
321
322/**
323 * Initialize receive task's buffer descriptors
324 * @param[in] fec all we know about the device yet
325 * @param[in] count receive buffer count to be allocated
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000326 * @param[in] dsize desired size of each receive buffer
Heinrich Schuchardt185f8122022-01-19 18:05:50 +0100327 * Return: 0 on success
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400328 *
Marek Vasut79e5f272013-10-12 20:36:25 +0200329 * Init all RX descriptors to default values.
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400330 */
Marek Vasut79e5f272013-10-12 20:36:25 +0200331static void fec_rbd_init(struct fec_priv *fec, int count, int dsize)
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400332{
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000333 uint32_t size;
Ye Lif24e4822018-01-10 13:20:44 +0800334 ulong data;
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000335 int i;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400336
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400337 /*
Marek Vasut79e5f272013-10-12 20:36:25 +0200338 * Reload the RX descriptors with default values and wipe
339 * the RX buffers.
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400340 */
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000341 size = roundup(dsize, ARCH_DMA_MINALIGN);
342 for (i = 0; i < count; i++) {
Ye Lif24e4822018-01-10 13:20:44 +0800343 data = fec->rbd_base[i].data_pointer;
344 memset((void *)data, 0, dsize);
345 flush_dcache_range(data, data + size);
Marek Vasut79e5f272013-10-12 20:36:25 +0200346
347 fec->rbd_base[i].status = FEC_RBD_EMPTY;
348 fec->rbd_base[i].data_length = 0;
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000349 }
350
351 /* Mark the last RBD to close the ring. */
Marek Vasut79e5f272013-10-12 20:36:25 +0200352 fec->rbd_base[i - 1].status = FEC_RBD_WRAP | FEC_RBD_EMPTY;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400353 fec->rbd_index = 0;
354
Ye Lif24e4822018-01-10 13:20:44 +0800355 flush_dcache_range((ulong)fec->rbd_base,
356 (ulong)fec->rbd_base + size);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400357}
358
359/**
360 * Initialize transmit task's buffer descriptors
361 * @param[in] fec all we know about the device yet
362 *
363 * Transmit buffers are created externally. We only have to init the BDs here.\n
364 * Note: There is a race condition in the hardware. When only one BD is in
365 * use it must be marked with the WRAP bit to use it for every transmitt.
366 * This bit in combination with the READY bit results into double transmit
367 * of each data buffer. It seems the state machine checks READY earlier then
368 * resetting it after the first transfer.
369 * Using two BDs solves this issue.
370 */
371static void fec_tbd_init(struct fec_priv *fec)
372{
Ye Lif24e4822018-01-10 13:20:44 +0800373 ulong addr = (ulong)fec->tbd_base;
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000374 unsigned size = roundup(2 * sizeof(struct fec_bd),
375 ARCH_DMA_MINALIGN);
Marek Vasut79e5f272013-10-12 20:36:25 +0200376
377 memset(fec->tbd_base, 0, size);
378 fec->tbd_base[0].status = 0;
379 fec->tbd_base[1].status = FEC_TBD_WRAP;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400380 fec->tbd_index = 0;
Marek Vasut79e5f272013-10-12 20:36:25 +0200381 flush_dcache_range(addr, addr + size);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400382}
383
384/**
385 * Mark the given read buffer descriptor as free
386 * @param[in] last 1 if this is the last buffer descriptor in the chain, else 0
Jagan Teki567173a2016-12-06 00:00:50 +0100387 * @param[in] prbd buffer descriptor to mark free again
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400388 */
Jagan Teki567173a2016-12-06 00:00:50 +0100389static void fec_rbd_clean(int last, struct fec_bd *prbd)
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400390{
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000391 unsigned short flags = FEC_RBD_EMPTY;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400392 if (last)
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000393 flags |= FEC_RBD_WRAP;
Jagan Teki567173a2016-12-06 00:00:50 +0100394 writew(flags, &prbd->status);
395 writew(0, &prbd->data_length);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400396}
397
Jagan Tekif54183e2016-12-06 00:00:48 +0100398static int fec_get_hwaddr(int dev_id, unsigned char *mac)
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400399{
Fabio Estevambe252b62011-12-20 05:46:31 +0000400 imx_get_mac_from_fuse(dev_id, mac);
Joe Hershberger0adb5b72015-04-08 01:41:04 -0500401 return !is_valid_ethaddr(mac);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400402}
403
Jagan Teki60752ca2016-12-06 00:00:49 +0100404static int fecmxc_set_hwaddr(struct udevice *dev)
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400405{
Jagan Teki60752ca2016-12-06 00:00:49 +0100406 struct fec_priv *fec = dev_get_priv(dev);
Simon Glassc69cda22020-12-03 16:55:20 -0700407 struct eth_pdata *pdata = dev_get_plat(dev);
Jagan Teki60752ca2016-12-06 00:00:49 +0100408 uchar *mac = pdata->enetaddr;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400409
410 writel(0, &fec->eth->iaddr1);
411 writel(0, &fec->eth->iaddr2);
412 writel(0, &fec->eth->gaddr1);
413 writel(0, &fec->eth->gaddr2);
414
Jagan Teki567173a2016-12-06 00:00:50 +0100415 /* Set physical address */
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400416 writel((mac[0] << 24) + (mac[1] << 16) + (mac[2] << 8) + mac[3],
Jagan Teki567173a2016-12-06 00:00:50 +0100417 &fec->eth->paddr1);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400418 writel((mac[4] << 24) + (mac[5] << 16) + 0x8808, &fec->eth->paddr2);
419
420 return 0;
421}
422
Jagan Teki567173a2016-12-06 00:00:50 +0100423/* Do initial configuration of the FEC registers */
Marek Vasuta5990b22012-05-01 11:09:41 +0000424static void fec_reg_setup(struct fec_priv *fec)
425{
426 uint32_t rcntrl;
427
Jagan Teki567173a2016-12-06 00:00:50 +0100428 /* Set interrupt mask register */
Marek Vasuta5990b22012-05-01 11:09:41 +0000429 writel(0x00000000, &fec->eth->imask);
430
Jagan Teki567173a2016-12-06 00:00:50 +0100431 /* Clear FEC-Lite interrupt event register(IEVENT) */
Marek Vasuta5990b22012-05-01 11:09:41 +0000432 writel(0xffffffff, &fec->eth->ievent);
433
Jagan Teki567173a2016-12-06 00:00:50 +0100434 /* Set FEC-Lite receive control register(R_CNTRL): */
Marek Vasuta5990b22012-05-01 11:09:41 +0000435
436 /* Start with frame length = 1518, common for all modes. */
437 rcntrl = PKTSIZE << FEC_RCNTRL_MAX_FL_SHIFT;
benoit.thebaudeau@advans9d2d9242012-07-19 02:12:46 +0000438 if (fec->xcv_type != SEVENWIRE) /* xMII modes */
439 rcntrl |= FEC_RCNTRL_FCE | FEC_RCNTRL_MII_MODE;
440 if (fec->xcv_type == RGMII)
Marek Vasuta5990b22012-05-01 11:09:41 +0000441 rcntrl |= FEC_RCNTRL_RGMII;
442 else if (fec->xcv_type == RMII)
443 rcntrl |= FEC_RCNTRL_RMII;
Marek Vasuta5990b22012-05-01 11:09:41 +0000444
Tim Harvey87550a82021-06-30 16:50:06 -0700445 if (fec->promisc)
446 rcntrl |= 0x8;
447
Marek Vasuta5990b22012-05-01 11:09:41 +0000448 writel(rcntrl, &fec->eth->r_cntrl);
449}
450
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400451/**
452 * Start the FEC engine
453 * @param[in] dev Our device to handle
454 */
Jagan Teki60752ca2016-12-06 00:00:49 +0100455static int fec_open(struct udevice *dev)
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400456{
Jagan Teki60752ca2016-12-06 00:00:49 +0100457 struct fec_priv *fec = dev_get_priv(dev);
Troy Kisky28774cb2012-02-07 14:08:46 +0000458 int speed;
Ye Lif24e4822018-01-10 13:20:44 +0800459 ulong addr, size;
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000460 int i;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400461
462 debug("fec_open: fec_open(dev)\n");
463 /* full-duplex, heartbeat disabled */
464 writel(1 << 2, &fec->eth->x_cntrl);
465 fec->rbd_index = 0;
466
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000467 /* Invalidate all descriptors */
468 for (i = 0; i < FEC_RBD_NUM - 1; i++)
469 fec_rbd_clean(0, &fec->rbd_base[i]);
470 fec_rbd_clean(1, &fec->rbd_base[i]);
471
472 /* Flush the descriptors into RAM */
473 size = roundup(FEC_RBD_NUM * sizeof(struct fec_bd),
474 ARCH_DMA_MINALIGN);
Ye Lif24e4822018-01-10 13:20:44 +0800475 addr = (ulong)fec->rbd_base;
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000476 flush_dcache_range(addr, addr + size);
477
Troy Kisky28774cb2012-02-07 14:08:46 +0000478#ifdef FEC_QUIRK_ENET_MAC
Jason Liu2ef2b952011-12-16 05:17:07 +0000479 /* Enable ENET HW endian SWAP */
480 writel(readl(&fec->eth->ecntrl) | FEC_ECNTRL_DBSWAP,
Jagan Teki567173a2016-12-06 00:00:50 +0100481 &fec->eth->ecntrl);
Jason Liu2ef2b952011-12-16 05:17:07 +0000482 /* Enable ENET store and forward mode */
483 writel(readl(&fec->eth->x_wmrk) | FEC_X_WMRK_STRFWD,
Jagan Teki567173a2016-12-06 00:00:50 +0100484 &fec->eth->x_wmrk);
Jason Liu2ef2b952011-12-16 05:17:07 +0000485#endif
Jagan Teki567173a2016-12-06 00:00:50 +0100486 /* Enable FEC-Lite controller */
John Rigbycb17b922010-01-25 23:12:55 -0700487 writel(readl(&fec->eth->ecntrl) | FEC_ECNTRL_ETHER_EN,
Jagan Teki567173a2016-12-06 00:00:50 +0100488 &fec->eth->ecntrl);
489
Philippe Schenkera1a34fa2020-03-11 11:52:58 +0100490#ifdef FEC_ENET_ENABLE_TXC_DELAY
491 writel(readl(&fec->eth->ecntrl) | FEC_ECNTRL_TXC_DLY,
492 &fec->eth->ecntrl);
493#endif
494
495#ifdef FEC_ENET_ENABLE_RXC_DELAY
496 writel(readl(&fec->eth->ecntrl) | FEC_ECNTRL_RXC_DLY,
497 &fec->eth->ecntrl);
498#endif
499
Tom Rini8ba59602021-09-09 07:54:50 -0400500#if defined(CONFIG_MX53) || defined(CONFIG_MX6SL)
John Rigby740d6ae2010-01-25 23:12:57 -0700501 udelay(100);
John Rigby740d6ae2010-01-25 23:12:57 -0700502
Jagan Teki567173a2016-12-06 00:00:50 +0100503 /* setup the MII gasket for RMII mode */
John Rigby740d6ae2010-01-25 23:12:57 -0700504 /* disable the gasket */
505 writew(0, &fec->eth->miigsk_enr);
506
507 /* wait for the gasket to be disabled */
508 while (readw(&fec->eth->miigsk_enr) & MIIGSK_ENR_READY)
509 udelay(2);
510
511 /* configure gasket for RMII, 50 MHz, no loopback, and no echo */
512 writew(MIIGSK_CFGR_IF_MODE_RMII, &fec->eth->miigsk_cfgr);
513
514 /* re-enable the gasket */
515 writew(MIIGSK_ENR_EN, &fec->eth->miigsk_enr);
516
517 /* wait until MII gasket is ready */
518 int max_loops = 10;
519 while ((readw(&fec->eth->miigsk_enr) & MIIGSK_ENR_READY) == 0) {
520 if (--max_loops <= 0) {
521 printf("WAIT for MII Gasket ready timed out\n");
522 break;
523 }
524 }
525#endif
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400526
Troy Kisky13947f42012-02-07 14:08:47 +0000527#ifdef CONFIG_PHYLIB
Troy Kisky4dc27ee2012-10-22 16:40:45 +0000528 {
Troy Kisky13947f42012-02-07 14:08:47 +0000529 /* Start up the PHY */
Timur Tabi11af8d62012-07-09 08:52:43 +0000530 int ret = phy_startup(fec->phydev);
531
532 if (ret) {
533 printf("Could not initialize PHY %s\n",
534 fec->phydev->dev->name);
535 return ret;
536 }
Troy Kisky13947f42012-02-07 14:08:47 +0000537 speed = fec->phydev->speed;
Troy Kisky13947f42012-02-07 14:08:47 +0000538 }
Hannes Schmelzer07507012016-06-22 12:07:14 +0200539#elif CONFIG_FEC_FIXED_SPEED
540 speed = CONFIG_FEC_FIXED_SPEED;
Troy Kisky13947f42012-02-07 14:08:47 +0000541#else
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400542 miiphy_wait_aneg(edev);
Troy Kisky28774cb2012-02-07 14:08:46 +0000543 speed = miiphy_speed(edev->name, fec->phy_id);
Marek Vasut9e27e9d2011-09-16 01:13:47 +0200544 miiphy_duplex(edev->name, fec->phy_id);
Troy Kisky13947f42012-02-07 14:08:47 +0000545#endif
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400546
Troy Kisky28774cb2012-02-07 14:08:46 +0000547#ifdef FEC_QUIRK_ENET_MAC
548 {
549 u32 ecr = readl(&fec->eth->ecntrl) & ~FEC_ECNTRL_SPEED;
Alison Wangbcb6e902013-05-27 22:55:43 +0000550 u32 rcr = readl(&fec->eth->r_cntrl) & ~FEC_RCNTRL_RMII_10T;
Troy Kisky28774cb2012-02-07 14:08:46 +0000551 if (speed == _1000BASET)
552 ecr |= FEC_ECNTRL_SPEED;
553 else if (speed != _100BASET)
554 rcr |= FEC_RCNTRL_RMII_10T;
555 writel(ecr, &fec->eth->ecntrl);
556 writel(rcr, &fec->eth->r_cntrl);
557 }
558#endif
559 debug("%s:Speed=%i\n", __func__, speed);
560
Jagan Teki567173a2016-12-06 00:00:50 +0100561 /* Enable SmartDMA receive task */
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400562 fec_rx_task_enable(fec);
563
564 udelay(100000);
565 return 0;
566}
567
Jagan Teki60752ca2016-12-06 00:00:49 +0100568static int fecmxc_init(struct udevice *dev)
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400569{
Jagan Teki60752ca2016-12-06 00:00:49 +0100570 struct fec_priv *fec = dev_get_priv(dev);
Ye Lif24e4822018-01-10 13:20:44 +0800571 u8 *mib_ptr = (uint8_t *)&fec->eth->rmon_t_drop;
572 u8 *i;
573 ulong addr;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400574
John Rigbye9319f12010-10-13 14:31:08 -0600575 /* Initialize MAC address */
Jagan Teki60752ca2016-12-06 00:00:49 +0100576 fecmxc_set_hwaddr(dev);
John Rigbye9319f12010-10-13 14:31:08 -0600577
Jagan Teki567173a2016-12-06 00:00:50 +0100578 /* Setup transmit descriptors, there are two in total. */
Marek Vasut79e5f272013-10-12 20:36:25 +0200579 fec_tbd_init(fec);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400580
Marek Vasut79e5f272013-10-12 20:36:25 +0200581 /* Setup receive descriptors. */
582 fec_rbd_init(fec, FEC_RBD_NUM, FEC_MAX_PKT_SIZE);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400583
Marek Vasuta5990b22012-05-01 11:09:41 +0000584 fec_reg_setup(fec);
Marek Vasut9eb37702011-09-11 18:05:31 +0000585
benoit.thebaudeau@advansf41471e2012-07-19 02:12:58 +0000586 if (fec->xcv_type != SEVENWIRE)
Troy Kisky575c5cc2012-10-22 16:40:41 +0000587 fec_mii_setspeed(fec->bus->priv);
Marek Vasut9eb37702011-09-11 18:05:31 +0000588
Jagan Teki567173a2016-12-06 00:00:50 +0100589 /* Set Opcode/Pause Duration Register */
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400590 writel(0x00010020, &fec->eth->op_pause); /* FIXME 0xffff0020; */
591 writel(0x2, &fec->eth->x_wmrk);
Jagan Teki567173a2016-12-06 00:00:50 +0100592
593 /* Set multicast address filter */
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400594 writel(0x00000000, &fec->eth->gaddr1);
595 writel(0x00000000, &fec->eth->gaddr2);
596
Peng Fan238a53c2018-01-10 13:20:43 +0800597 /* Do not access reserved register */
Peng Fan09de5652022-07-26 16:41:12 +0800598 if (!is_mx6ul() && !is_mx6ull() && !is_imx8() && !is_imx8m() && !is_imx8ulp() &&
599 !is_imx93()) {
Peng Fanfbecbaa2015-08-12 17:46:51 +0800600 /* clear MIB RAM */
601 for (i = mib_ptr; i <= mib_ptr + 0xfc; i += 4)
602 writel(0, i);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400603
Peng Fanfbecbaa2015-08-12 17:46:51 +0800604 /* FIFO receive start register */
605 writel(0x520, &fec->eth->r_fstart);
606 }
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400607
608 /* size and address of each buffer */
609 writel(FEC_MAX_PKT_SIZE, &fec->eth->emrbr);
Ye Lif24e4822018-01-10 13:20:44 +0800610
611 addr = (ulong)fec->tbd_base;
612 writel((uint32_t)addr, &fec->eth->etdsr);
613
614 addr = (ulong)fec->rbd_base;
615 writel((uint32_t)addr, &fec->eth->erdsr);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400616
Troy Kisky13947f42012-02-07 14:08:47 +0000617#ifndef CONFIG_PHYLIB
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400618 if (fec->xcv_type != SEVENWIRE)
619 miiphy_restart_aneg(dev);
Troy Kisky13947f42012-02-07 14:08:47 +0000620#endif
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400621 fec_open(dev);
622 return 0;
623}
624
625/**
626 * Halt the FEC engine
627 * @param[in] dev Our device to handle
628 */
Jagan Teki60752ca2016-12-06 00:00:49 +0100629static void fecmxc_halt(struct udevice *dev)
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400630{
Jagan Teki60752ca2016-12-06 00:00:49 +0100631 struct fec_priv *fec = dev_get_priv(dev);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400632 int counter = 0xffff;
633
Jagan Teki567173a2016-12-06 00:00:50 +0100634 /* issue graceful stop command to the FEC transmitter if necessary */
John Rigbycb17b922010-01-25 23:12:55 -0700635 writel(FEC_TCNTRL_GTS | readl(&fec->eth->x_cntrl),
Jagan Teki567173a2016-12-06 00:00:50 +0100636 &fec->eth->x_cntrl);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400637
638 debug("eth_halt: wait for stop regs\n");
Jagan Teki567173a2016-12-06 00:00:50 +0100639 /* wait for graceful stop to register */
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400640 while ((counter--) && (!(readl(&fec->eth->ievent) & FEC_IEVENT_GRA)))
John Rigbycb17b922010-01-25 23:12:55 -0700641 udelay(1);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400642
Jagan Teki567173a2016-12-06 00:00:50 +0100643 /* Disable SmartDMA tasks */
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400644 fec_tx_task_disable(fec);
645 fec_rx_task_disable(fec);
646
647 /*
648 * Disable the Ethernet Controller
649 * Note: this will also reset the BD index counter!
650 */
John Rigby740d6ae2010-01-25 23:12:57 -0700651 writel(readl(&fec->eth->ecntrl) & ~FEC_ECNTRL_ETHER_EN,
Jagan Teki567173a2016-12-06 00:00:50 +0100652 &fec->eth->ecntrl);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400653 fec->rbd_index = 0;
654 fec->tbd_index = 0;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400655 debug("eth_halt: done\n");
656}
657
658/**
659 * Transmit one frame
660 * @param[in] dev Our ethernet device to handle
661 * @param[in] packet Pointer to the data to be transmitted
662 * @param[in] length Data count in bytes
Heinrich Schuchardt185f8122022-01-19 18:05:50 +0100663 * Return: 0 on success
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400664 */
Jagan Teki60752ca2016-12-06 00:00:49 +0100665static int fecmxc_send(struct udevice *dev, void *packet, int length)
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400666{
667 unsigned int status;
Ye Lif24e4822018-01-10 13:20:44 +0800668 u32 size;
669 ulong addr, end;
Marek Vasutbc1ce152012-08-29 03:49:49 +0000670 int timeout = FEC_XFER_TIMEOUT;
671 int ret = 0;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400672
673 /*
674 * This routine transmits one frame. This routine only accepts
675 * 6-byte Ethernet addresses.
676 */
Jagan Teki60752ca2016-12-06 00:00:49 +0100677 struct fec_priv *fec = dev_get_priv(dev);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400678
679 /*
680 * Check for valid length of data.
681 */
682 if ((length > 1500) || (length <= 0)) {
Stefano Babic4294b242010-02-01 14:51:30 +0100683 printf("Payload (%d) too large\n", length);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400684 return -1;
685 }
686
687 /*
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000688 * Setup the transmit buffer. We are always using the first buffer for
689 * transmission, the second will be empty and only used to stop the DMA
690 * engine. We also flush the packet to RAM here to avoid cache trouble.
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400691 */
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000692#ifdef CONFIG_FEC_MXC_SWAP_PACKET
Marek Vasutbe7e87e2011-11-08 23:18:10 +0000693 swap_packet((uint32_t *)packet, length);
694#endif
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000695
Ye Lif24e4822018-01-10 13:20:44 +0800696 addr = (ulong)packet;
Marek Vasutefe24d22012-08-26 10:19:21 +0000697 end = roundup(addr + length, ARCH_DMA_MINALIGN);
698 addr &= ~(ARCH_DMA_MINALIGN - 1);
699 flush_dcache_range(addr, end);
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000700
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400701 writew(length, &fec->tbd_base[fec->tbd_index].data_length);
Ye Lif24e4822018-01-10 13:20:44 +0800702 writel((uint32_t)addr, &fec->tbd_base[fec->tbd_index].data_pointer);
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000703
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400704 /*
705 * update BD's status now
706 * This block:
707 * - is always the last in a chain (means no chain)
708 * - should transmitt the CRC
709 * - might be the last BD in the list, so the address counter should
710 * wrap (-> keep the WRAP flag)
711 */
712 status = readw(&fec->tbd_base[fec->tbd_index].status) & FEC_TBD_WRAP;
713 status |= FEC_TBD_LAST | FEC_TBD_TC | FEC_TBD_READY;
714 writew(status, &fec->tbd_base[fec->tbd_index].status);
715
716 /*
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000717 * Flush data cache. This code flushes both TX descriptors to RAM.
718 * After this code, the descriptors will be safely in RAM and we
719 * can start DMA.
720 */
721 size = roundup(2 * sizeof(struct fec_bd), ARCH_DMA_MINALIGN);
Ye Lif24e4822018-01-10 13:20:44 +0800722 addr = (ulong)fec->tbd_base;
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000723 flush_dcache_range(addr, addr + size);
724
725 /*
Marek Vasutab94cd42013-07-12 01:03:04 +0200726 * Below we read the DMA descriptor's last four bytes back from the
727 * DRAM. This is important in order to make sure that all WRITE
728 * operations on the bus that were triggered by previous cache FLUSH
729 * have completed.
730 *
731 * Otherwise, on MX28, it is possible to observe a corruption of the
732 * DMA descriptors. Please refer to schematic "Figure 1-2" in MX28RM
733 * for the bus structure of MX28. The scenario is as follows:
734 *
735 * 1) ARM core triggers a series of WRITEs on the AHB_ARB2 bus going
736 * to DRAM due to flush_dcache_range()
737 * 2) ARM core writes the FEC registers via AHB_ARB2
738 * 3) FEC DMA starts reading/writing from/to DRAM via AHB_ARB3
739 *
740 * Note that 2) does sometimes finish before 1) due to reordering of
741 * WRITE accesses on the AHB bus, therefore triggering 3) before the
742 * DMA descriptor is fully written into DRAM. This results in occasional
743 * corruption of the DMA descriptor.
744 */
745 readl(addr + size - 4);
746
Jagan Teki567173a2016-12-06 00:00:50 +0100747 /* Enable SmartDMA transmit task */
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400748 fec_tx_task_enable(fec);
749
750 /*
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000751 * Wait until frame is sent. On each turn of the wait cycle, we must
752 * invalidate data cache to see what's really in RAM. Also, we need
753 * barrier here.
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400754 */
Marek Vasut67449092012-08-29 03:49:50 +0000755 while (--timeout) {
Marek Vasutc0b5a3b2012-08-29 03:49:51 +0000756 if (!(readl(&fec->eth->x_des_active) & FEC_X_DES_ACTIVE_TDAR))
Marek Vasutbc1ce152012-08-29 03:49:49 +0000757 break;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400758 }
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000759
Fabio Estevamf5992882014-08-25 13:34:17 -0300760 if (!timeout) {
761 ret = -EINVAL;
762 goto out;
763 }
764
765 /*
766 * The TDAR bit is cleared when the descriptors are all out from TX
767 * but on mx6solox we noticed that the READY bit is still not cleared
768 * right after TDAR.
769 * These are two distinct signals, and in IC simulation, we found that
770 * TDAR always gets cleared prior than the READY bit of last BD becomes
771 * cleared.
772 * In mx6solox, we use a later version of FEC IP. It looks like that
773 * this intrinsic behaviour of TDAR bit has changed in this newer FEC
774 * version.
775 *
776 * Fix this by polling the READY bit of BD after the TDAR polling,
777 * which covers the mx6solox case and does not harm the other SoCs.
778 */
779 timeout = FEC_XFER_TIMEOUT;
780 while (--timeout) {
781 invalidate_dcache_range(addr, addr + size);
782 if (!(readw(&fec->tbd_base[fec->tbd_index].status) &
783 FEC_TBD_READY))
784 break;
785 }
786
Marek Vasut67449092012-08-29 03:49:50 +0000787 if (!timeout)
788 ret = -EINVAL;
789
Fabio Estevamf5992882014-08-25 13:34:17 -0300790out:
Marek Vasut67449092012-08-29 03:49:50 +0000791 debug("fec_send: status 0x%x index %d ret %i\n",
Jagan Teki567173a2016-12-06 00:00:50 +0100792 readw(&fec->tbd_base[fec->tbd_index].status),
793 fec->tbd_index, ret);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400794 /* for next transmission use the other buffer */
795 if (fec->tbd_index)
796 fec->tbd_index = 0;
797 else
798 fec->tbd_index = 1;
799
Marek Vasutbc1ce152012-08-29 03:49:49 +0000800 return ret;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400801}
802
803/**
804 * Pull one frame from the card
805 * @param[in] dev Our ethernet device to handle
Heinrich Schuchardt185f8122022-01-19 18:05:50 +0100806 * Return: Length of packet read
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400807 */
Jagan Teki60752ca2016-12-06 00:00:49 +0100808static int fecmxc_recv(struct udevice *dev, int flags, uchar **packetp)
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400809{
Jagan Teki60752ca2016-12-06 00:00:49 +0100810 struct fec_priv *fec = dev_get_priv(dev);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400811 struct fec_bd *rbd = &fec->rbd_base[fec->rbd_index];
812 unsigned long ievent;
813 int frame_length, len = 0;
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400814 uint16_t bd_status;
Ye Lif24e4822018-01-10 13:20:44 +0800815 ulong addr, size, end;
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000816 int i;
Ye Li07763ac2018-03-28 20:54:11 +0800817
Ye Li07763ac2018-03-28 20:54:11 +0800818 *packetp = memalign(ARCH_DMA_MINALIGN, FEC_MAX_PKT_SIZE);
819 if (*packetp == 0) {
820 printf("%s: error allocating packetp\n", __func__);
821 return -ENOMEM;
822 }
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400823
Jagan Teki567173a2016-12-06 00:00:50 +0100824 /* Check if any critical events have happened */
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400825 ievent = readl(&fec->eth->ievent);
826 writel(ievent, &fec->eth->ievent);
Marek Vasuteda959f2011-10-24 23:40:03 +0000827 debug("fec_recv: ievent 0x%lx\n", ievent);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400828 if (ievent & FEC_IEVENT_BABR) {
Jagan Teki60752ca2016-12-06 00:00:49 +0100829 fecmxc_halt(dev);
830 fecmxc_init(dev);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400831 printf("some error: 0x%08lx\n", ievent);
832 return 0;
833 }
834 if (ievent & FEC_IEVENT_HBERR) {
835 /* Heartbeat error */
836 writel(0x00000001 | readl(&fec->eth->x_cntrl),
Jagan Teki567173a2016-12-06 00:00:50 +0100837 &fec->eth->x_cntrl);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400838 }
839 if (ievent & FEC_IEVENT_GRA) {
840 /* Graceful stop complete */
841 if (readl(&fec->eth->x_cntrl) & 0x00000001) {
Jagan Teki60752ca2016-12-06 00:00:49 +0100842 fecmxc_halt(dev);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400843 writel(~0x00000001 & readl(&fec->eth->x_cntrl),
Jagan Teki567173a2016-12-06 00:00:50 +0100844 &fec->eth->x_cntrl);
Jagan Teki60752ca2016-12-06 00:00:49 +0100845 fecmxc_init(dev);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400846 }
847 }
848
849 /*
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000850 * Read the buffer status. Before the status can be read, the data cache
851 * must be invalidated, because the data in RAM might have been changed
852 * by DMA. The descriptors are properly aligned to cachelines so there's
853 * no need to worry they'd overlap.
854 *
855 * WARNING: By invalidating the descriptor here, we also invalidate
856 * the descriptors surrounding this one. Therefore we can NOT change the
857 * contents of this descriptor nor the surrounding ones. The problem is
858 * that in order to mark the descriptor as processed, we need to change
859 * the descriptor. The solution is to mark the whole cache line when all
860 * descriptors in the cache line are processed.
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400861 */
Ye Lif24e4822018-01-10 13:20:44 +0800862 addr = (ulong)rbd;
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000863 addr &= ~(ARCH_DMA_MINALIGN - 1);
864 size = roundup(sizeof(struct fec_bd), ARCH_DMA_MINALIGN);
865 invalidate_dcache_range(addr, addr + size);
866
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400867 bd_status = readw(&rbd->status);
868 debug("fec_recv: status 0x%x\n", bd_status);
869
870 if (!(bd_status & FEC_RBD_EMPTY)) {
871 if ((bd_status & FEC_RBD_LAST) && !(bd_status & FEC_RBD_ERR) &&
Jagan Teki567173a2016-12-06 00:00:50 +0100872 ((readw(&rbd->data_length) - 4) > 14)) {
873 /* Get buffer address and size */
Albert ARIBAUD \(3ADEV\)b1895842015-06-19 14:18:27 +0200874 addr = readl(&rbd->data_pointer);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400875 frame_length = readw(&rbd->data_length) - 4;
Jagan Teki567173a2016-12-06 00:00:50 +0100876 /* Invalidate data cache over the buffer */
Marek Vasutefe24d22012-08-26 10:19:21 +0000877 end = roundup(addr + frame_length, ARCH_DMA_MINALIGN);
878 addr &= ~(ARCH_DMA_MINALIGN - 1);
879 invalidate_dcache_range(addr, end);
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000880
Jagan Teki567173a2016-12-06 00:00:50 +0100881 /* Fill the buffer and pass it to upper layers */
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000882#ifdef CONFIG_FEC_MXC_SWAP_PACKET
Albert ARIBAUD \(3ADEV\)b1895842015-06-19 14:18:27 +0200883 swap_packet((uint32_t *)addr, frame_length);
Marek Vasutbe7e87e2011-11-08 23:18:10 +0000884#endif
Ye Li07763ac2018-03-28 20:54:11 +0800885
Ye Li07763ac2018-03-28 20:54:11 +0800886 memcpy(*packetp, (char *)addr, frame_length);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400887 len = frame_length;
888 } else {
889 if (bd_status & FEC_RBD_ERR)
Ye Lif24e4822018-01-10 13:20:44 +0800890 debug("error frame: 0x%08lx 0x%08x\n",
891 addr, bd_status);
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400892 }
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000893
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400894 /*
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000895 * Free the current buffer, restart the engine and move forward
896 * to the next buffer. Here we check if the whole cacheline of
897 * descriptors was already processed and if so, we mark it free
898 * as whole.
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400899 */
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000900 size = RXDESC_PER_CACHELINE - 1;
901 if ((fec->rbd_index & size) == size) {
902 i = fec->rbd_index - size;
Ye Lif24e4822018-01-10 13:20:44 +0800903 addr = (ulong)&fec->rbd_base[i];
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000904 for (; i <= fec->rbd_index ; i++) {
905 fec_rbd_clean(i == (FEC_RBD_NUM - 1),
906 &fec->rbd_base[i]);
907 }
908 flush_dcache_range(addr,
Jagan Teki567173a2016-12-06 00:00:50 +0100909 addr + ARCH_DMA_MINALIGN);
Eric Nelson5c1ad3e2012-03-15 18:33:25 +0000910 }
911
Ilya Yanok0b23fb32009-07-21 19:32:21 +0400912 fec_rx_task_enable(fec);
913 fec->rbd_index = (fec->rbd_index + 1) % FEC_RBD_NUM;
914 }
915 debug("fec_recv: stop\n");
916
917 return len;
918}
919
Troy Kiskyef8e3a32012-10-22 16:40:44 +0000920static void fec_set_dev_name(char *dest, int dev_id)
921{
922 sprintf(dest, (dev_id == -1) ? "FEC" : "FEC%i", dev_id);
923}
924
Marek Vasut79e5f272013-10-12 20:36:25 +0200925static int fec_alloc_descs(struct fec_priv *fec)
926{
927 unsigned int size;
928 int i;
929 uint8_t *data;
Ye Lif24e4822018-01-10 13:20:44 +0800930 ulong addr;
Marek Vasut79e5f272013-10-12 20:36:25 +0200931
932 /* Allocate TX descriptors. */
933 size = roundup(2 * sizeof(struct fec_bd), ARCH_DMA_MINALIGN);
934 fec->tbd_base = memalign(ARCH_DMA_MINALIGN, size);
935 if (!fec->tbd_base)
936 goto err_tx;
937
938 /* Allocate RX descriptors. */
939 size = roundup(FEC_RBD_NUM * sizeof(struct fec_bd), ARCH_DMA_MINALIGN);
940 fec->rbd_base = memalign(ARCH_DMA_MINALIGN, size);
941 if (!fec->rbd_base)
942 goto err_rx;
943
944 memset(fec->rbd_base, 0, size);
945
946 /* Allocate RX buffers. */
947
948 /* Maximum RX buffer size. */
Fabio Estevamdb5b7f52014-08-25 13:34:16 -0300949 size = roundup(FEC_MAX_PKT_SIZE, FEC_DMA_RX_MINALIGN);
Marek Vasut79e5f272013-10-12 20:36:25 +0200950 for (i = 0; i < FEC_RBD_NUM; i++) {
Fabio Estevamdb5b7f52014-08-25 13:34:16 -0300951 data = memalign(FEC_DMA_RX_MINALIGN, size);
Marek Vasut79e5f272013-10-12 20:36:25 +0200952 if (!data) {
953 printf("%s: error allocating rxbuf %d\n", __func__, i);
954 goto err_ring;
955 }
956
957 memset(data, 0, size);
958
Ye Lif24e4822018-01-10 13:20:44 +0800959 addr = (ulong)data;
960 fec->rbd_base[i].data_pointer = (uint32_t)addr;
Marek Vasut79e5f272013-10-12 20:36:25 +0200961 fec->rbd_base[i].status = FEC_RBD_EMPTY;
962 fec->rbd_base[i].data_length = 0;
963 /* Flush the buffer to memory. */
Ye Lif24e4822018-01-10 13:20:44 +0800964 flush_dcache_range(addr, addr + size);
Marek Vasut79e5f272013-10-12 20:36:25 +0200965 }
966
967 /* Mark the last RBD to close the ring. */
968 fec->rbd_base[i - 1].status = FEC_RBD_WRAP | FEC_RBD_EMPTY;
969
970 fec->rbd_index = 0;
971 fec->tbd_index = 0;
972
973 return 0;
974
975err_ring:
Ye Lif24e4822018-01-10 13:20:44 +0800976 for (; i >= 0; i--) {
977 addr = fec->rbd_base[i].data_pointer;
978 free((void *)addr);
979 }
Marek Vasut79e5f272013-10-12 20:36:25 +0200980 free(fec->rbd_base);
981err_rx:
982 free(fec->tbd_base);
983err_tx:
984 return -ENOMEM;
985}
986
987static void fec_free_descs(struct fec_priv *fec)
988{
989 int i;
Ye Lif24e4822018-01-10 13:20:44 +0800990 ulong addr;
Marek Vasut79e5f272013-10-12 20:36:25 +0200991
Ye Lif24e4822018-01-10 13:20:44 +0800992 for (i = 0; i < FEC_RBD_NUM; i++) {
993 addr = fec->rbd_base[i].data_pointer;
994 free((void *)addr);
995 }
Marek Vasut79e5f272013-10-12 20:36:25 +0200996 free(fec->rbd_base);
997 free(fec->tbd_base);
998}
999
Peng Fan1bcabd72018-03-28 20:54:12 +08001000struct mii_dev *fec_get_miibus(ulong base_addr, int dev_id)
Jagan Teki60752ca2016-12-06 00:00:49 +01001001{
Peng Fan1bcabd72018-03-28 20:54:12 +08001002 struct ethernet_regs *eth = (struct ethernet_regs *)base_addr;
Jagan Teki60752ca2016-12-06 00:00:49 +01001003 struct mii_dev *bus;
1004 int ret;
1005
1006 bus = mdio_alloc();
1007 if (!bus) {
1008 printf("mdio_alloc failed\n");
1009 return NULL;
1010 }
1011 bus->read = fec_phy_read;
1012 bus->write = fec_phy_write;
1013 bus->priv = eth;
1014 fec_set_dev_name(bus->name, dev_id);
1015
1016 ret = mdio_register(bus);
1017 if (ret) {
1018 printf("mdio_register failed\n");
1019 free(bus);
1020 return NULL;
1021 }
1022 fec_mii_setspeed(eth);
1023 return bus;
1024}
1025
Jagan Teki1ed25702016-12-06 00:00:51 +01001026static int fecmxc_read_rom_hwaddr(struct udevice *dev)
1027{
1028 struct fec_priv *priv = dev_get_priv(dev);
Simon Glassc69cda22020-12-03 16:55:20 -07001029 struct eth_pdata *pdata = dev_get_plat(dev);
Jagan Teki1ed25702016-12-06 00:00:51 +01001030
1031 return fec_get_hwaddr(priv->dev_id, pdata->enetaddr);
1032}
1033
Tim Harvey87550a82021-06-30 16:50:06 -07001034static int fecmxc_set_promisc(struct udevice *dev, bool enable)
1035{
1036 struct fec_priv *priv = dev_get_priv(dev);
1037
1038 priv->promisc = enable;
1039
1040 return 0;
1041}
1042
Ye Li07763ac2018-03-28 20:54:11 +08001043static int fecmxc_free_pkt(struct udevice *dev, uchar *packet, int length)
1044{
1045 if (packet)
1046 free(packet);
1047
1048 return 0;
1049}
1050
Jagan Teki60752ca2016-12-06 00:00:49 +01001051static const struct eth_ops fecmxc_ops = {
1052 .start = fecmxc_init,
1053 .send = fecmxc_send,
1054 .recv = fecmxc_recv,
Ye Li07763ac2018-03-28 20:54:11 +08001055 .free_pkt = fecmxc_free_pkt,
Jagan Teki60752ca2016-12-06 00:00:49 +01001056 .stop = fecmxc_halt,
1057 .write_hwaddr = fecmxc_set_hwaddr,
Jagan Teki1ed25702016-12-06 00:00:51 +01001058 .read_rom_hwaddr = fecmxc_read_rom_hwaddr,
Tim Harvey87550a82021-06-30 16:50:06 -07001059 .set_promisc = fecmxc_set_promisc,
Jagan Teki60752ca2016-12-06 00:00:49 +01001060};
1061
Fabio Estevam89b5bd52020-06-18 20:21:18 -03001062static int device_get_phy_addr(struct fec_priv *priv, struct udevice *dev)
Martyn Welch774ec602018-12-11 11:34:45 +00001063{
1064 struct ofnode_phandle_args phandle_args;
Sean Andersoneccd1322021-04-15 13:06:08 -04001065 int reg, ret;
Martyn Welch774ec602018-12-11 11:34:45 +00001066
Sean Andersoneccd1322021-04-15 13:06:08 -04001067 ret = dev_read_phandle_with_args(dev, "phy-handle", NULL, 0, 0,
1068 &phandle_args);
1069 if (ret) {
Tim Harvey69c81d62021-06-30 16:50:04 -07001070 priv->phy_of_node = ofnode_find_subnode(dev_ofnode(dev),
1071 "fixed-link");
1072 if (ofnode_valid(priv->phy_of_node))
1073 return 0;
1074 debug("Failed to find phy-handle (err = %d)\n", ret);
Sean Andersoneccd1322021-04-15 13:06:08 -04001075 return ret;
Martyn Welch774ec602018-12-11 11:34:45 +00001076 }
1077
Simon Glass89090662022-09-06 20:27:17 -06001078 if (!ofnode_is_enabled(phandle_args.node))
Sean Andersoneccd1322021-04-15 13:06:08 -04001079 return -ENOENT;
Fabio Estevam89b5bd52020-06-18 20:21:18 -03001080
Sean Andersoneccd1322021-04-15 13:06:08 -04001081 priv->phy_of_node = phandle_args.node;
Martyn Welch774ec602018-12-11 11:34:45 +00001082 reg = ofnode_read_u32_default(phandle_args.node, "reg", 0);
1083
1084 return reg;
1085}
1086
Jagan Teki60752ca2016-12-06 00:00:49 +01001087static int fec_phy_init(struct fec_priv *priv, struct udevice *dev)
1088{
1089 struct phy_device *phydev;
Martyn Welch774ec602018-12-11 11:34:45 +00001090 int addr;
Jagan Teki60752ca2016-12-06 00:00:49 +01001091
Fabio Estevam89b5bd52020-06-18 20:21:18 -03001092 addr = device_get_phy_addr(priv, dev);
Lukasz Majewski178d4f02018-04-15 21:45:54 +02001093#ifdef CONFIG_FEC_MXC_PHYADDR
Hannes Schmelzerb8820052019-02-15 10:30:18 +01001094 addr = CONFIG_FEC_MXC_PHYADDR;
Jagan Teki60752ca2016-12-06 00:00:49 +01001095#endif
1096
Hannes Schmelzerb8820052019-02-15 10:30:18 +01001097 phydev = phy_connect(priv->bus, addr, dev, priv->interface);
Jagan Teki60752ca2016-12-06 00:00:49 +01001098 if (!phydev)
1099 return -ENODEV;
1100
Jagan Teki60752ca2016-12-06 00:00:49 +01001101 priv->phydev = phydev;
Fabio Estevam89b5bd52020-06-18 20:21:18 -03001102 priv->phydev->node = priv->phy_of_node;
Jagan Teki60752ca2016-12-06 00:00:49 +01001103 phy_config(phydev);
1104
1105 return 0;
1106}
1107
Simon Glassbcee8d62019-12-06 21:41:35 -07001108#if CONFIG_IS_ENABLED(DM_GPIO)
Michael Trimarchiefd0b792018-06-17 15:22:39 +02001109/* FEC GPIO reset */
1110static void fec_gpio_reset(struct fec_priv *priv)
1111{
1112 debug("fec_gpio_reset: fec_gpio_reset(dev)\n");
1113 if (dm_gpio_is_valid(&priv->phy_reset_gpio)) {
1114 dm_gpio_set_value(&priv->phy_reset_gpio, 1);
Martin Fuzzey9b8b9182018-10-04 19:59:18 +02001115 mdelay(priv->reset_delay);
Michael Trimarchiefd0b792018-06-17 15:22:39 +02001116 dm_gpio_set_value(&priv->phy_reset_gpio, 0);
Andrejs Cainikovs31d40452019-03-01 13:27:59 +00001117 if (priv->reset_post_delay)
1118 mdelay(priv->reset_post_delay);
Michael Trimarchiefd0b792018-06-17 15:22:39 +02001119 }
1120}
1121#endif
1122
Jagan Teki60752ca2016-12-06 00:00:49 +01001123static int fecmxc_probe(struct udevice *dev)
1124{
Sean Andersoncd435912021-04-15 13:06:09 -04001125 bool dm_mii_bus = true;
Simon Glassc69cda22020-12-03 16:55:20 -07001126 struct eth_pdata *pdata = dev_get_plat(dev);
Jagan Teki60752ca2016-12-06 00:00:49 +01001127 struct fec_priv *priv = dev_get_priv(dev);
1128 struct mii_dev *bus = NULL;
Jagan Teki60752ca2016-12-06 00:00:49 +01001129 uint32_t start;
1130 int ret;
1131
Peng Fan3b26d522020-05-01 22:08:37 +08001132 if (CONFIG_IS_ENABLED(IMX_MODULE_FUSE)) {
1133 if (enet_fused((ulong)priv->eth)) {
1134 printf("SoC fuse indicates Ethernet@0x%lx is unavailable.\n", (ulong)priv->eth);
1135 return -ENODEV;
1136 }
1137 }
1138
Anatolij Gustschin58ec4d32018-10-18 16:15:11 +02001139 if (IS_ENABLED(CONFIG_IMX8)) {
1140 ret = clk_get_by_name(dev, "ipg", &priv->ipg_clk);
1141 if (ret < 0) {
1142 debug("Can't get FEC ipg clk: %d\n", ret);
1143 return ret;
1144 }
1145 ret = clk_enable(&priv->ipg_clk);
1146 if (ret < 0) {
1147 debug("Can't enable FEC ipg clk: %d\n", ret);
1148 return ret;
1149 }
1150
1151 priv->clk_rate = clk_get_rate(&priv->ipg_clk);
Peng Fan673f6592019-10-25 09:48:02 +00001152 } else if (CONFIG_IS_ENABLED(CLK_CCF)) {
1153 ret = clk_get_by_name(dev, "ipg", &priv->ipg_clk);
1154 if (ret < 0) {
1155 debug("Can't get FEC ipg clk: %d\n", ret);
1156 return ret;
1157 }
1158 ret = clk_enable(&priv->ipg_clk);
1159 if(ret)
1160 return ret;
1161
1162 ret = clk_get_by_name(dev, "ahb", &priv->ahb_clk);
1163 if (ret < 0) {
1164 debug("Can't get FEC ahb clk: %d\n", ret);
1165 return ret;
1166 }
1167 ret = clk_enable(&priv->ahb_clk);
1168 if (ret)
1169 return ret;
1170
1171 ret = clk_get_by_name(dev, "enet_out", &priv->clk_enet_out);
1172 if (!ret) {
1173 ret = clk_enable(&priv->clk_enet_out);
1174 if (ret)
1175 return ret;
1176 }
1177
1178 ret = clk_get_by_name(dev, "enet_clk_ref", &priv->clk_ref);
1179 if (!ret) {
1180 ret = clk_enable(&priv->clk_ref);
1181 if (ret)
1182 return ret;
1183 }
1184
1185 ret = clk_get_by_name(dev, "ptp", &priv->clk_ptp);
1186 if (!ret) {
1187 ret = clk_enable(&priv->clk_ptp);
1188 if (ret)
1189 return ret;
1190 }
1191
1192 priv->clk_rate = clk_get_rate(&priv->ipg_clk);
Anatolij Gustschin58ec4d32018-10-18 16:15:11 +02001193 }
1194
Jagan Teki60752ca2016-12-06 00:00:49 +01001195 ret = fec_alloc_descs(priv);
1196 if (ret)
1197 return ret;
1198
Martin Fuzzeyad8c43c2018-10-04 19:59:20 +02001199#ifdef CONFIG_DM_REGULATOR
1200 if (priv->phy_supply) {
Adam Ford8f1a5ac2019-01-15 11:26:48 -06001201 ret = regulator_set_enable(priv->phy_supply, true);
Martin Fuzzeyad8c43c2018-10-04 19:59:20 +02001202 if (ret) {
1203 printf("%s: Error enabling phy supply\n", dev->name);
1204 return ret;
1205 }
1206 }
1207#endif
1208
Simon Glassbcee8d62019-12-06 21:41:35 -07001209#if CONFIG_IS_ENABLED(DM_GPIO)
Michael Trimarchiefd0b792018-06-17 15:22:39 +02001210 fec_gpio_reset(priv);
1211#endif
Jagan Teki60752ca2016-12-06 00:00:49 +01001212 /* Reset chip. */
Jagan Teki567173a2016-12-06 00:00:50 +01001213 writel(readl(&priv->eth->ecntrl) | FEC_ECNTRL_RESET,
1214 &priv->eth->ecntrl);
Jagan Teki60752ca2016-12-06 00:00:49 +01001215 start = get_timer(0);
1216 while (readl(&priv->eth->ecntrl) & FEC_ECNTRL_RESET) {
1217 if (get_timer(start) > (CONFIG_SYS_HZ * 5)) {
Vagrant Cascadianf697add2021-12-21 13:06:57 -08001218 printf("FEC MXC: Timeout resetting chip\n");
Jagan Teki60752ca2016-12-06 00:00:49 +01001219 goto err_timeout;
1220 }
1221 udelay(10);
1222 }
1223
1224 fec_reg_setup(priv);
Jagan Teki60752ca2016-12-06 00:00:49 +01001225
Simon Glass8b85dfc2020-12-16 21:20:07 -07001226 priv->dev_id = dev_seq(dev);
Ye Li6a895d02020-05-03 22:41:15 +08001227
1228#ifdef CONFIG_DM_ETH_PHY
1229 bus = eth_phy_get_mdio_bus(dev);
Peng Fanfbada482018-03-28 20:54:14 +08001230#endif
Ye Li6a895d02020-05-03 22:41:15 +08001231
1232 if (!bus) {
Sean Andersoncd435912021-04-15 13:06:09 -04001233 dm_mii_bus = false;
Ye Li6a895d02020-05-03 22:41:15 +08001234#ifdef CONFIG_FEC_MXC_MDIO_BASE
Simon Glass8b85dfc2020-12-16 21:20:07 -07001235 bus = fec_get_miibus((ulong)CONFIG_FEC_MXC_MDIO_BASE,
1236 dev_seq(dev));
Ye Li6a895d02020-05-03 22:41:15 +08001237#else
Simon Glass8b85dfc2020-12-16 21:20:07 -07001238 bus = fec_get_miibus((ulong)priv->eth, dev_seq(dev));
Ye Li6a895d02020-05-03 22:41:15 +08001239#endif
1240 }
Lothar Waßmann306dd7d2017-06-27 15:23:16 +02001241 if (!bus) {
1242 ret = -ENOMEM;
1243 goto err_mii;
1244 }
1245
Ye Li6a895d02020-05-03 22:41:15 +08001246#ifdef CONFIG_DM_ETH_PHY
1247 eth_phy_set_mdio_bus(dev, bus);
1248#endif
1249
Lothar Waßmann306dd7d2017-06-27 15:23:16 +02001250 priv->bus = bus;
Lothar Waßmann306dd7d2017-06-27 15:23:16 +02001251 priv->interface = pdata->phy_interface;
Martin Fuzzey0126c642018-10-04 19:59:21 +02001252 switch (priv->interface) {
1253 case PHY_INTERFACE_MODE_MII:
1254 priv->xcv_type = MII100;
1255 break;
1256 case PHY_INTERFACE_MODE_RMII:
1257 priv->xcv_type = RMII;
1258 break;
1259 case PHY_INTERFACE_MODE_RGMII:
1260 case PHY_INTERFACE_MODE_RGMII_ID:
1261 case PHY_INTERFACE_MODE_RGMII_RXID:
1262 case PHY_INTERFACE_MODE_RGMII_TXID:
1263 priv->xcv_type = RGMII;
1264 break;
1265 default:
Tom Rini08f1d582022-03-11 09:12:10 -05001266 priv->xcv_type = MII100;
1267 printf("Unsupported interface type %d defaulting to MII100\n",
1268 priv->interface);
Martin Fuzzey0126c642018-10-04 19:59:21 +02001269 break;
1270 }
1271
Lothar Waßmann306dd7d2017-06-27 15:23:16 +02001272 ret = fec_phy_init(priv, dev);
1273 if (ret)
1274 goto err_phy;
1275
Jagan Teki60752ca2016-12-06 00:00:49 +01001276 return 0;
1277
Jagan Teki60752ca2016-12-06 00:00:49 +01001278err_phy:
Sean Andersoncd435912021-04-15 13:06:09 -04001279 if (!dm_mii_bus) {
1280 mdio_unregister(bus);
1281 free(bus);
1282 }
Jagan Teki60752ca2016-12-06 00:00:49 +01001283err_mii:
Ye Li2087eac2018-03-28 20:54:16 +08001284err_timeout:
Jagan Teki60752ca2016-12-06 00:00:49 +01001285 fec_free_descs(priv);
1286 return ret;
1287}
1288
1289static int fecmxc_remove(struct udevice *dev)
1290{
1291 struct fec_priv *priv = dev_get_priv(dev);
1292
1293 free(priv->phydev);
1294 fec_free_descs(priv);
1295 mdio_unregister(priv->bus);
1296 mdio_free(priv->bus);
1297
Martin Fuzzeyad8c43c2018-10-04 19:59:20 +02001298#ifdef CONFIG_DM_REGULATOR
1299 if (priv->phy_supply)
1300 regulator_set_enable(priv->phy_supply, false);
1301#endif
1302
Jagan Teki60752ca2016-12-06 00:00:49 +01001303 return 0;
1304}
1305
Simon Glassd1998a92020-12-03 16:55:21 -07001306static int fecmxc_of_to_plat(struct udevice *dev)
Jagan Teki60752ca2016-12-06 00:00:49 +01001307{
Michael Trimarchiefd0b792018-06-17 15:22:39 +02001308 int ret = 0;
Simon Glassc69cda22020-12-03 16:55:20 -07001309 struct eth_pdata *pdata = dev_get_plat(dev);
Jagan Teki60752ca2016-12-06 00:00:49 +01001310 struct fec_priv *priv = dev_get_priv(dev);
Jagan Teki60752ca2016-12-06 00:00:49 +01001311
Masahiro Yamada25484932020-07-17 14:36:48 +09001312 pdata->iobase = dev_read_addr(dev);
Jagan Teki60752ca2016-12-06 00:00:49 +01001313 priv->eth = (struct ethernet_regs *)pdata->iobase;
1314
Marek Behún123ca112022-04-07 00:33:01 +02001315 pdata->phy_interface = dev_read_phy_mode(dev);
Marek Behúnffb0f6f2022-04-07 00:33:03 +02001316 if (pdata->phy_interface == PHY_INTERFACE_MODE_NA)
Jagan Teki60752ca2016-12-06 00:00:49 +01001317 return -EINVAL;
Jagan Teki60752ca2016-12-06 00:00:49 +01001318
Martin Fuzzeyad8c43c2018-10-04 19:59:20 +02001319#ifdef CONFIG_DM_REGULATOR
1320 device_get_supply_regulator(dev, "phy-supply", &priv->phy_supply);
1321#endif
1322
Simon Glassbcee8d62019-12-06 21:41:35 -07001323#if CONFIG_IS_ENABLED(DM_GPIO)
Michael Trimarchiefd0b792018-06-17 15:22:39 +02001324 ret = gpio_request_by_name(dev, "phy-reset-gpios", 0,
Tim Harvey4223fb02022-03-01 12:15:01 -08001325 &priv->phy_reset_gpio, GPIOD_IS_OUT | GPIOD_IS_OUT_ACTIVE);
Martin Fuzzey331fcab2018-10-04 19:59:19 +02001326 if (ret < 0)
1327 return 0; /* property is optional, don't return error! */
Jagan Teki60752ca2016-12-06 00:00:49 +01001328
Martin Fuzzey331fcab2018-10-04 19:59:19 +02001329 priv->reset_delay = dev_read_u32_default(dev, "phy-reset-duration", 1);
Michael Trimarchiefd0b792018-06-17 15:22:39 +02001330 if (priv->reset_delay > 1000) {
Martin Fuzzey331fcab2018-10-04 19:59:19 +02001331 printf("FEC MXC: phy reset duration should be <= 1000ms\n");
1332 /* property value wrong, use default value */
1333 priv->reset_delay = 1;
Michael Trimarchiefd0b792018-06-17 15:22:39 +02001334 }
Andrejs Cainikovs31d40452019-03-01 13:27:59 +00001335
1336 priv->reset_post_delay = dev_read_u32_default(dev,
1337 "phy-reset-post-delay",
1338 0);
1339 if (priv->reset_post_delay > 1000) {
1340 printf("FEC MXC: phy reset post delay should be <= 1000ms\n");
1341 /* property value wrong, use default value */
1342 priv->reset_post_delay = 0;
1343 }
Michael Trimarchiefd0b792018-06-17 15:22:39 +02001344#endif
1345
Martin Fuzzey331fcab2018-10-04 19:59:19 +02001346 return 0;
Jagan Teki60752ca2016-12-06 00:00:49 +01001347}
1348
1349static const struct udevice_id fecmxc_ids[] = {
Lukasz Majewski7782f4e2019-06-19 17:31:03 +02001350 { .compatible = "fsl,imx28-fec" },
Jagan Teki60752ca2016-12-06 00:00:49 +01001351 { .compatible = "fsl,imx6q-fec" },
Peng Fan979e0fc2018-03-28 20:54:15 +08001352 { .compatible = "fsl,imx6sl-fec" },
1353 { .compatible = "fsl,imx6sx-fec" },
1354 { .compatible = "fsl,imx6ul-fec" },
Lukasz Majewski948239e2018-04-15 21:54:22 +02001355 { .compatible = "fsl,imx53-fec" },
Anatolij Gustschin58ec4d32018-10-18 16:15:11 +02001356 { .compatible = "fsl,imx7d-fec" },
Lukasz Majewski27589e72019-02-13 22:46:38 +01001357 { .compatible = "fsl,mvf600-fec" },
Peng Fan09de5652022-07-26 16:41:12 +08001358 { .compatible = "fsl,imx93-fec" },
Jagan Teki60752ca2016-12-06 00:00:49 +01001359 { }
1360};
1361
1362U_BOOT_DRIVER(fecmxc_gem) = {
1363 .name = "fecmxc",
1364 .id = UCLASS_ETH,
1365 .of_match = fecmxc_ids,
Simon Glassd1998a92020-12-03 16:55:21 -07001366 .of_to_plat = fecmxc_of_to_plat,
Jagan Teki60752ca2016-12-06 00:00:49 +01001367 .probe = fecmxc_probe,
1368 .remove = fecmxc_remove,
1369 .ops = &fecmxc_ops,
Simon Glass41575d82020-12-03 16:55:17 -07001370 .priv_auto = sizeof(struct fec_priv),
Simon Glasscaa4daa2020-12-03 16:55:18 -07001371 .plat_auto = sizeof(struct eth_pdata),
Jagan Teki60752ca2016-12-06 00:00:49 +01001372};