Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 2 | /* |
| 3 | * (C) Copyright 2009 Ilya Yanok, Emcraft Systems Ltd <yanok@emcraft.com> |
| 4 | * (C) Copyright 2008,2009 Eric Jarrige <eric.jarrige@armadeus.org> |
| 5 | * (C) Copyright 2008 Armadeus Systems nc |
| 6 | * (C) Copyright 2007 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de> |
| 7 | * (C) Copyright 2007 Pengutronix, Juergen Beisert <j.beisert@pengutronix.de> |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 8 | */ |
| 9 | |
| 10 | #include <common.h> |
Simon Glass | 1eb69ae | 2019-11-14 12:57:39 -0700 | [diff] [blame] | 11 | #include <cpu_func.h> |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 12 | #include <dm.h> |
Simon Glass | 9fb625c | 2019-08-01 09:46:51 -0600 | [diff] [blame] | 13 | #include <env.h> |
Simon Glass | f7ae49f | 2020-05-10 11:40:05 -0600 | [diff] [blame] | 14 | #include <log.h> |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 15 | #include <malloc.h> |
Simon Glass | cf92e05 | 2015-09-02 17:24:58 -0600 | [diff] [blame] | 16 | #include <memalign.h> |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 17 | #include <miiphy.h> |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 18 | #include <net.h> |
Jeroen Hofstee | 84f64c8 | 2014-10-08 22:57:40 +0200 | [diff] [blame] | 19 | #include <netdev.h> |
Simon Glass | 90526e9 | 2020-05-10 11:39:56 -0600 | [diff] [blame] | 20 | #include <asm/cache.h> |
Simon Glass | 401d1c4 | 2020-10-30 21:38:53 -0600 | [diff] [blame] | 21 | #include <asm/global_data.h> |
Simon Glass | c05ed00 | 2020-05-10 11:40:11 -0600 | [diff] [blame] | 22 | #include <linux/delay.h> |
Martin Fuzzey | ad8c43c | 2018-10-04 19:59:20 +0200 | [diff] [blame] | 23 | #include <power/regulator.h> |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 24 | |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 25 | #include <asm/io.h> |
| 26 | #include <linux/errno.h> |
| 27 | #include <linux/compiler.h> |
| 28 | |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 29 | #include <asm/arch/clock.h> |
| 30 | #include <asm/arch/imx-regs.h> |
Stefano Babic | 552a848 | 2017-06-29 10:16:06 +0200 | [diff] [blame] | 31 | #include <asm/mach-imx/sys_proto.h> |
Michael Trimarchi | efd0b79 | 2018-06-17 15:22:39 +0200 | [diff] [blame] | 32 | #include <asm-generic/gpio.h> |
| 33 | |
| 34 | #include "fec_mxc.h" |
Ye Li | 6a895d0 | 2020-05-03 22:41:15 +0800 | [diff] [blame] | 35 | #include <eth_phy.h> |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 36 | |
| 37 | DECLARE_GLOBAL_DATA_PTR; |
| 38 | |
Marek Vasut | bc1ce15 | 2012-08-29 03:49:49 +0000 | [diff] [blame] | 39 | /* |
| 40 | * Timeout the transfer after 5 mS. This is usually a bit more, since |
| 41 | * the code in the tightloops this timeout is used in adds some overhead. |
| 42 | */ |
| 43 | #define FEC_XFER_TIMEOUT 5000 |
| 44 | |
Fabio Estevam | db5b7f5 | 2014-08-25 13:34:16 -0300 | [diff] [blame] | 45 | /* |
| 46 | * The standard 32-byte DMA alignment does not work on mx6solox, which requires |
| 47 | * 64-byte alignment in the DMA RX FEC buffer. |
| 48 | * Introduce the FEC_DMA_RX_MINALIGN which can cover mx6solox needs and also |
| 49 | * satisfies the alignment on other SoCs (32-bytes) |
| 50 | */ |
| 51 | #define FEC_DMA_RX_MINALIGN 64 |
| 52 | |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 53 | #ifndef CONFIG_MII |
| 54 | #error "CONFIG_MII has to be defined!" |
| 55 | #endif |
| 56 | |
Marek Vasut | be7e87e | 2011-11-08 23:18:10 +0000 | [diff] [blame] | 57 | /* |
| 58 | * The i.MX28 operates with packets in big endian. We need to swap them before |
| 59 | * sending and after receiving. |
| 60 | */ |
Eric Nelson | 5c1ad3e | 2012-03-15 18:33:25 +0000 | [diff] [blame] | 61 | #ifdef CONFIG_MX28 |
| 62 | #define CONFIG_FEC_MXC_SWAP_PACKET |
| 63 | #endif |
| 64 | |
| 65 | #define RXDESC_PER_CACHELINE (ARCH_DMA_MINALIGN/sizeof(struct fec_bd)) |
| 66 | |
| 67 | /* Check various alignment issues at compile time */ |
| 68 | #if ((ARCH_DMA_MINALIGN < 16) || (ARCH_DMA_MINALIGN % 16 != 0)) |
| 69 | #error "ARCH_DMA_MINALIGN must be multiple of 16!" |
| 70 | #endif |
| 71 | |
| 72 | #if ((PKTALIGN < ARCH_DMA_MINALIGN) || \ |
| 73 | (PKTALIGN % ARCH_DMA_MINALIGN != 0)) |
| 74 | #error "PKTALIGN must be multiple of ARCH_DMA_MINALIGN!" |
Marek Vasut | be7e87e | 2011-11-08 23:18:10 +0000 | [diff] [blame] | 75 | #endif |
| 76 | |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 77 | #undef DEBUG |
| 78 | |
Eric Nelson | 5c1ad3e | 2012-03-15 18:33:25 +0000 | [diff] [blame] | 79 | #ifdef CONFIG_FEC_MXC_SWAP_PACKET |
Marek Vasut | be7e87e | 2011-11-08 23:18:10 +0000 | [diff] [blame] | 80 | static void swap_packet(uint32_t *packet, int length) |
| 81 | { |
| 82 | int i; |
| 83 | |
| 84 | for (i = 0; i < DIV_ROUND_UP(length, 4); i++) |
| 85 | packet[i] = __swab32(packet[i]); |
| 86 | } |
| 87 | #endif |
| 88 | |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 89 | /* MII-interface related functions */ |
| 90 | static int fec_mdio_read(struct ethernet_regs *eth, uint8_t phyaddr, |
| 91 | uint8_t regaddr) |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 92 | { |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 93 | uint32_t reg; /* convenient holder for the PHY register */ |
| 94 | uint32_t phy; /* convenient holder for the PHY */ |
| 95 | uint32_t start; |
Troy Kisky | 13947f4 | 2012-02-07 14:08:47 +0000 | [diff] [blame] | 96 | int val; |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 97 | |
| 98 | /* |
| 99 | * reading from any PHY's register is done by properly |
| 100 | * programming the FEC's MII data register. |
| 101 | */ |
Marek Vasut | d133b88 | 2011-09-11 18:05:34 +0000 | [diff] [blame] | 102 | writel(FEC_IEVENT_MII, ð->ievent); |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 103 | reg = regaddr << FEC_MII_DATA_RA_SHIFT; |
| 104 | phy = phyaddr << FEC_MII_DATA_PA_SHIFT; |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 105 | |
| 106 | writel(FEC_MII_DATA_ST | FEC_MII_DATA_OP_RD | FEC_MII_DATA_TA | |
Marek Vasut | d133b88 | 2011-09-11 18:05:34 +0000 | [diff] [blame] | 107 | phy | reg, ð->mii_data); |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 108 | |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 109 | /* wait for the related interrupt */ |
Graeme Russ | a60d1e5 | 2011-07-15 23:31:37 +0000 | [diff] [blame] | 110 | start = get_timer(0); |
Marek Vasut | d133b88 | 2011-09-11 18:05:34 +0000 | [diff] [blame] | 111 | while (!(readl(ð->ievent) & FEC_IEVENT_MII)) { |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 112 | if (get_timer(start) > (CONFIG_SYS_HZ / 1000)) { |
| 113 | printf("Read MDIO failed...\n"); |
| 114 | return -1; |
| 115 | } |
| 116 | } |
| 117 | |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 118 | /* clear mii interrupt bit */ |
Marek Vasut | d133b88 | 2011-09-11 18:05:34 +0000 | [diff] [blame] | 119 | writel(FEC_IEVENT_MII, ð->ievent); |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 120 | |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 121 | /* it's now safe to read the PHY's register */ |
Troy Kisky | 13947f4 | 2012-02-07 14:08:47 +0000 | [diff] [blame] | 122 | val = (unsigned short)readl(ð->mii_data); |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 123 | debug("%s: phy: %02x reg:%02x val:%#x\n", __func__, phyaddr, |
| 124 | regaddr, val); |
Troy Kisky | 13947f4 | 2012-02-07 14:08:47 +0000 | [diff] [blame] | 125 | return val; |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 126 | } |
| 127 | |
Peng Fan | 673f659 | 2019-10-25 09:48:02 +0000 | [diff] [blame] | 128 | #ifndef imx_get_fecclk |
| 129 | u32 __weak imx_get_fecclk(void) |
| 130 | { |
| 131 | return 0; |
| 132 | } |
| 133 | #endif |
| 134 | |
Anatolij Gustschin | 58ec4d3 | 2018-10-18 16:15:11 +0200 | [diff] [blame] | 135 | static int fec_get_clk_rate(void *udev, int idx) |
| 136 | { |
Anatolij Gustschin | 58ec4d3 | 2018-10-18 16:15:11 +0200 | [diff] [blame] | 137 | struct fec_priv *fec; |
| 138 | struct udevice *dev; |
| 139 | int ret; |
| 140 | |
Peng Fan | 673f659 | 2019-10-25 09:48:02 +0000 | [diff] [blame] | 141 | if (IS_ENABLED(CONFIG_IMX8) || |
| 142 | CONFIG_IS_ENABLED(CLK_CCF)) { |
| 143 | dev = udev; |
| 144 | if (!dev) { |
Tim Harvey | b247fa7 | 2021-06-30 16:50:03 -0700 | [diff] [blame] | 145 | ret = uclass_get_device_by_seq(UCLASS_ETH, idx, &dev); |
Peng Fan | 673f659 | 2019-10-25 09:48:02 +0000 | [diff] [blame] | 146 | if (ret < 0) { |
| 147 | debug("Can't get FEC udev: %d\n", ret); |
| 148 | return ret; |
| 149 | } |
Anatolij Gustschin | 58ec4d3 | 2018-10-18 16:15:11 +0200 | [diff] [blame] | 150 | } |
Peng Fan | 673f659 | 2019-10-25 09:48:02 +0000 | [diff] [blame] | 151 | |
| 152 | fec = dev_get_priv(dev); |
| 153 | if (fec) |
| 154 | return fec->clk_rate; |
| 155 | |
| 156 | return -EINVAL; |
| 157 | } else { |
| 158 | return imx_get_fecclk(); |
Anatolij Gustschin | 58ec4d3 | 2018-10-18 16:15:11 +0200 | [diff] [blame] | 159 | } |
Anatolij Gustschin | 58ec4d3 | 2018-10-18 16:15:11 +0200 | [diff] [blame] | 160 | } |
| 161 | |
Troy Kisky | 575c5cc | 2012-10-22 16:40:41 +0000 | [diff] [blame] | 162 | static void fec_mii_setspeed(struct ethernet_regs *eth) |
Stefano Babic | 4294b24 | 2010-02-01 14:51:30 +0100 | [diff] [blame] | 163 | { |
| 164 | /* |
| 165 | * Set MII_SPEED = (1/(mii_speed * 2)) * System Clock |
| 166 | * and do not drop the Preamble. |
Måns Rullgård | 843a3e5 | 2015-12-08 15:38:45 +0000 | [diff] [blame] | 167 | * |
| 168 | * The i.MX28 and i.MX6 types have another field in the MSCR (aka |
| 169 | * MII_SPEED) register that defines the MDIO output hold time. Earlier |
| 170 | * versions are RAZ there, so just ignore the difference and write the |
| 171 | * register always. |
| 172 | * The minimal hold time according to IEE802.3 (clause 22) is 10 ns. |
| 173 | * HOLDTIME + 1 is the number of clk cycles the fec is holding the |
| 174 | * output. |
| 175 | * The HOLDTIME bitfield takes values between 0 and 7 (inclusive). |
| 176 | * Given that ceil(clkrate / 5000000) <= 64, the calculation for |
| 177 | * holdtime cannot result in a value greater than 3. |
Stefano Babic | 4294b24 | 2010-02-01 14:51:30 +0100 | [diff] [blame] | 178 | */ |
Anatolij Gustschin | 58ec4d3 | 2018-10-18 16:15:11 +0200 | [diff] [blame] | 179 | u32 pclk; |
| 180 | u32 speed; |
| 181 | u32 hold; |
| 182 | int ret; |
| 183 | |
| 184 | ret = fec_get_clk_rate(NULL, 0); |
| 185 | if (ret < 0) { |
| 186 | printf("Can't find FEC0 clk rate: %d\n", ret); |
| 187 | return; |
| 188 | } |
| 189 | pclk = ret; |
| 190 | speed = DIV_ROUND_UP(pclk, 5000000); |
| 191 | hold = DIV_ROUND_UP(pclk, 100000000) - 1; |
| 192 | |
Markus Niebel | 6ba45cc | 2014-02-05 10:54:11 +0100 | [diff] [blame] | 193 | #ifdef FEC_QUIRK_ENET_MAC |
| 194 | speed--; |
| 195 | #endif |
Måns Rullgård | 843a3e5 | 2015-12-08 15:38:45 +0000 | [diff] [blame] | 196 | writel(speed << 1 | hold << 8, ð->mii_speed); |
Troy Kisky | 575c5cc | 2012-10-22 16:40:41 +0000 | [diff] [blame] | 197 | debug("%s: mii_speed %08x\n", __func__, readl(ð->mii_speed)); |
Stefano Babic | 4294b24 | 2010-02-01 14:51:30 +0100 | [diff] [blame] | 198 | } |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 199 | |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 200 | static int fec_mdio_write(struct ethernet_regs *eth, uint8_t phyaddr, |
| 201 | uint8_t regaddr, uint16_t data) |
Troy Kisky | 13947f4 | 2012-02-07 14:08:47 +0000 | [diff] [blame] | 202 | { |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 203 | uint32_t reg; /* convenient holder for the PHY register */ |
| 204 | uint32_t phy; /* convenient holder for the PHY */ |
| 205 | uint32_t start; |
| 206 | |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 207 | reg = regaddr << FEC_MII_DATA_RA_SHIFT; |
| 208 | phy = phyaddr << FEC_MII_DATA_PA_SHIFT; |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 209 | |
| 210 | writel(FEC_MII_DATA_ST | FEC_MII_DATA_OP_WR | |
Marek Vasut | d133b88 | 2011-09-11 18:05:34 +0000 | [diff] [blame] | 211 | FEC_MII_DATA_TA | phy | reg | data, ð->mii_data); |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 212 | |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 213 | /* wait for the MII interrupt */ |
Graeme Russ | a60d1e5 | 2011-07-15 23:31:37 +0000 | [diff] [blame] | 214 | start = get_timer(0); |
Marek Vasut | d133b88 | 2011-09-11 18:05:34 +0000 | [diff] [blame] | 215 | while (!(readl(ð->ievent) & FEC_IEVENT_MII)) { |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 216 | if (get_timer(start) > (CONFIG_SYS_HZ / 1000)) { |
| 217 | printf("Write MDIO failed...\n"); |
| 218 | return -1; |
| 219 | } |
| 220 | } |
| 221 | |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 222 | /* clear MII interrupt bit */ |
Marek Vasut | d133b88 | 2011-09-11 18:05:34 +0000 | [diff] [blame] | 223 | writel(FEC_IEVENT_MII, ð->ievent); |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 224 | debug("%s: phy: %02x reg:%02x val:%#x\n", __func__, phyaddr, |
| 225 | regaddr, data); |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 226 | |
| 227 | return 0; |
| 228 | } |
| 229 | |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 230 | static int fec_phy_read(struct mii_dev *bus, int phyaddr, int dev_addr, |
| 231 | int regaddr) |
Troy Kisky | 13947f4 | 2012-02-07 14:08:47 +0000 | [diff] [blame] | 232 | { |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 233 | return fec_mdio_read(bus->priv, phyaddr, regaddr); |
Troy Kisky | 13947f4 | 2012-02-07 14:08:47 +0000 | [diff] [blame] | 234 | } |
| 235 | |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 236 | static int fec_phy_write(struct mii_dev *bus, int phyaddr, int dev_addr, |
| 237 | int regaddr, u16 data) |
Troy Kisky | 13947f4 | 2012-02-07 14:08:47 +0000 | [diff] [blame] | 238 | { |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 239 | return fec_mdio_write(bus->priv, phyaddr, regaddr, data); |
Troy Kisky | 13947f4 | 2012-02-07 14:08:47 +0000 | [diff] [blame] | 240 | } |
| 241 | |
| 242 | #ifndef CONFIG_PHYLIB |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 243 | static int miiphy_restart_aneg(struct eth_device *dev) |
| 244 | { |
Stefano Babic | b774fe9 | 2012-02-22 00:24:35 +0000 | [diff] [blame] | 245 | int ret = 0; |
| 246 | #if !defined(CONFIG_FEC_MXC_NO_ANEG) |
Marek Vasut | 9e27e9d | 2011-09-16 01:13:47 +0200 | [diff] [blame] | 247 | struct fec_priv *fec = (struct fec_priv *)dev->priv; |
Troy Kisky | 13947f4 | 2012-02-07 14:08:47 +0000 | [diff] [blame] | 248 | struct ethernet_regs *eth = fec->bus->priv; |
Marek Vasut | 9e27e9d | 2011-09-16 01:13:47 +0200 | [diff] [blame] | 249 | |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 250 | /* |
| 251 | * Wake up from sleep if necessary |
| 252 | * Reset PHY, then delay 300ns |
| 253 | */ |
Troy Kisky | 13947f4 | 2012-02-07 14:08:47 +0000 | [diff] [blame] | 254 | fec_mdio_write(eth, fec->phy_id, MII_BMCR, BMCR_RESET); |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 255 | udelay(1000); |
| 256 | |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 257 | /* Set the auto-negotiation advertisement register bits */ |
Troy Kisky | 13947f4 | 2012-02-07 14:08:47 +0000 | [diff] [blame] | 258 | fec_mdio_write(eth, fec->phy_id, MII_ADVERTISE, |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 259 | LPA_100FULL | LPA_100HALF | LPA_10FULL | |
| 260 | LPA_10HALF | PHY_ANLPAR_PSB_802_3); |
Troy Kisky | 13947f4 | 2012-02-07 14:08:47 +0000 | [diff] [blame] | 261 | fec_mdio_write(eth, fec->phy_id, MII_BMCR, |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 262 | BMCR_ANENABLE | BMCR_ANRESTART); |
Marek Vasut | 2e5f442 | 2011-09-11 18:05:36 +0000 | [diff] [blame] | 263 | |
| 264 | if (fec->mii_postcall) |
| 265 | ret = fec->mii_postcall(fec->phy_id); |
| 266 | |
Stefano Babic | b774fe9 | 2012-02-22 00:24:35 +0000 | [diff] [blame] | 267 | #endif |
Marek Vasut | 2e5f442 | 2011-09-11 18:05:36 +0000 | [diff] [blame] | 268 | return ret; |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 269 | } |
| 270 | |
Hannes Schmelzer | 0750701 | 2016-06-22 12:07:14 +0200 | [diff] [blame] | 271 | #ifndef CONFIG_FEC_FIXED_SPEED |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 272 | static int miiphy_wait_aneg(struct eth_device *dev) |
| 273 | { |
| 274 | uint32_t start; |
Troy Kisky | 13947f4 | 2012-02-07 14:08:47 +0000 | [diff] [blame] | 275 | int status; |
Marek Vasut | 9e27e9d | 2011-09-16 01:13:47 +0200 | [diff] [blame] | 276 | struct fec_priv *fec = (struct fec_priv *)dev->priv; |
Troy Kisky | 13947f4 | 2012-02-07 14:08:47 +0000 | [diff] [blame] | 277 | struct ethernet_regs *eth = fec->bus->priv; |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 278 | |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 279 | /* Wait for AN completion */ |
Graeme Russ | a60d1e5 | 2011-07-15 23:31:37 +0000 | [diff] [blame] | 280 | start = get_timer(0); |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 281 | do { |
| 282 | if (get_timer(start) > (CONFIG_SYS_HZ * 5)) { |
| 283 | printf("%s: Autonegotiation timeout\n", dev->name); |
| 284 | return -1; |
| 285 | } |
| 286 | |
Troy Kisky | 13947f4 | 2012-02-07 14:08:47 +0000 | [diff] [blame] | 287 | status = fec_mdio_read(eth, fec->phy_id, MII_BMSR); |
| 288 | if (status < 0) { |
| 289 | printf("%s: Autonegotiation failed. status: %d\n", |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 290 | dev->name, status); |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 291 | return -1; |
| 292 | } |
Mike Frysinger | 8ef583a | 2010-12-23 15:40:12 -0500 | [diff] [blame] | 293 | } while (!(status & BMSR_LSTATUS)); |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 294 | |
| 295 | return 0; |
| 296 | } |
Hannes Schmelzer | 0750701 | 2016-06-22 12:07:14 +0200 | [diff] [blame] | 297 | #endif /* CONFIG_FEC_FIXED_SPEED */ |
Troy Kisky | 13947f4 | 2012-02-07 14:08:47 +0000 | [diff] [blame] | 298 | #endif |
| 299 | |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 300 | static int fec_rx_task_enable(struct fec_priv *fec) |
| 301 | { |
Marek Vasut | c0b5a3b | 2012-08-29 03:49:51 +0000 | [diff] [blame] | 302 | writel(FEC_R_DES_ACTIVE_RDAR, &fec->eth->r_des_active); |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 303 | return 0; |
| 304 | } |
| 305 | |
| 306 | static int fec_rx_task_disable(struct fec_priv *fec) |
| 307 | { |
| 308 | return 0; |
| 309 | } |
| 310 | |
| 311 | static int fec_tx_task_enable(struct fec_priv *fec) |
| 312 | { |
Marek Vasut | c0b5a3b | 2012-08-29 03:49:51 +0000 | [diff] [blame] | 313 | writel(FEC_X_DES_ACTIVE_TDAR, &fec->eth->x_des_active); |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 314 | return 0; |
| 315 | } |
| 316 | |
| 317 | static int fec_tx_task_disable(struct fec_priv *fec) |
| 318 | { |
| 319 | return 0; |
| 320 | } |
| 321 | |
| 322 | /** |
| 323 | * Initialize receive task's buffer descriptors |
| 324 | * @param[in] fec all we know about the device yet |
| 325 | * @param[in] count receive buffer count to be allocated |
Eric Nelson | 5c1ad3e | 2012-03-15 18:33:25 +0000 | [diff] [blame] | 326 | * @param[in] dsize desired size of each receive buffer |
Heinrich Schuchardt | 185f812 | 2022-01-19 18:05:50 +0100 | [diff] [blame] | 327 | * Return: 0 on success |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 328 | * |
Marek Vasut | 79e5f27 | 2013-10-12 20:36:25 +0200 | [diff] [blame] | 329 | * Init all RX descriptors to default values. |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 330 | */ |
Marek Vasut | 79e5f27 | 2013-10-12 20:36:25 +0200 | [diff] [blame] | 331 | static void fec_rbd_init(struct fec_priv *fec, int count, int dsize) |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 332 | { |
Eric Nelson | 5c1ad3e | 2012-03-15 18:33:25 +0000 | [diff] [blame] | 333 | uint32_t size; |
Ye Li | f24e482 | 2018-01-10 13:20:44 +0800 | [diff] [blame] | 334 | ulong data; |
Eric Nelson | 5c1ad3e | 2012-03-15 18:33:25 +0000 | [diff] [blame] | 335 | int i; |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 336 | |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 337 | /* |
Marek Vasut | 79e5f27 | 2013-10-12 20:36:25 +0200 | [diff] [blame] | 338 | * Reload the RX descriptors with default values and wipe |
| 339 | * the RX buffers. |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 340 | */ |
Eric Nelson | 5c1ad3e | 2012-03-15 18:33:25 +0000 | [diff] [blame] | 341 | size = roundup(dsize, ARCH_DMA_MINALIGN); |
| 342 | for (i = 0; i < count; i++) { |
Ye Li | f24e482 | 2018-01-10 13:20:44 +0800 | [diff] [blame] | 343 | data = fec->rbd_base[i].data_pointer; |
| 344 | memset((void *)data, 0, dsize); |
| 345 | flush_dcache_range(data, data + size); |
Marek Vasut | 79e5f27 | 2013-10-12 20:36:25 +0200 | [diff] [blame] | 346 | |
| 347 | fec->rbd_base[i].status = FEC_RBD_EMPTY; |
| 348 | fec->rbd_base[i].data_length = 0; |
Eric Nelson | 5c1ad3e | 2012-03-15 18:33:25 +0000 | [diff] [blame] | 349 | } |
| 350 | |
| 351 | /* Mark the last RBD to close the ring. */ |
Marek Vasut | 79e5f27 | 2013-10-12 20:36:25 +0200 | [diff] [blame] | 352 | fec->rbd_base[i - 1].status = FEC_RBD_WRAP | FEC_RBD_EMPTY; |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 353 | fec->rbd_index = 0; |
| 354 | |
Ye Li | f24e482 | 2018-01-10 13:20:44 +0800 | [diff] [blame] | 355 | flush_dcache_range((ulong)fec->rbd_base, |
| 356 | (ulong)fec->rbd_base + size); |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 357 | } |
| 358 | |
| 359 | /** |
| 360 | * Initialize transmit task's buffer descriptors |
| 361 | * @param[in] fec all we know about the device yet |
| 362 | * |
| 363 | * Transmit buffers are created externally. We only have to init the BDs here.\n |
| 364 | * Note: There is a race condition in the hardware. When only one BD is in |
| 365 | * use it must be marked with the WRAP bit to use it for every transmitt. |
| 366 | * This bit in combination with the READY bit results into double transmit |
| 367 | * of each data buffer. It seems the state machine checks READY earlier then |
| 368 | * resetting it after the first transfer. |
| 369 | * Using two BDs solves this issue. |
| 370 | */ |
| 371 | static void fec_tbd_init(struct fec_priv *fec) |
| 372 | { |
Ye Li | f24e482 | 2018-01-10 13:20:44 +0800 | [diff] [blame] | 373 | ulong addr = (ulong)fec->tbd_base; |
Eric Nelson | 5c1ad3e | 2012-03-15 18:33:25 +0000 | [diff] [blame] | 374 | unsigned size = roundup(2 * sizeof(struct fec_bd), |
| 375 | ARCH_DMA_MINALIGN); |
Marek Vasut | 79e5f27 | 2013-10-12 20:36:25 +0200 | [diff] [blame] | 376 | |
| 377 | memset(fec->tbd_base, 0, size); |
| 378 | fec->tbd_base[0].status = 0; |
| 379 | fec->tbd_base[1].status = FEC_TBD_WRAP; |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 380 | fec->tbd_index = 0; |
Marek Vasut | 79e5f27 | 2013-10-12 20:36:25 +0200 | [diff] [blame] | 381 | flush_dcache_range(addr, addr + size); |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 382 | } |
| 383 | |
| 384 | /** |
| 385 | * Mark the given read buffer descriptor as free |
| 386 | * @param[in] last 1 if this is the last buffer descriptor in the chain, else 0 |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 387 | * @param[in] prbd buffer descriptor to mark free again |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 388 | */ |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 389 | static void fec_rbd_clean(int last, struct fec_bd *prbd) |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 390 | { |
Eric Nelson | 5c1ad3e | 2012-03-15 18:33:25 +0000 | [diff] [blame] | 391 | unsigned short flags = FEC_RBD_EMPTY; |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 392 | if (last) |
Eric Nelson | 5c1ad3e | 2012-03-15 18:33:25 +0000 | [diff] [blame] | 393 | flags |= FEC_RBD_WRAP; |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 394 | writew(flags, &prbd->status); |
| 395 | writew(0, &prbd->data_length); |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 396 | } |
| 397 | |
Jagan Teki | f54183e | 2016-12-06 00:00:48 +0100 | [diff] [blame] | 398 | static int fec_get_hwaddr(int dev_id, unsigned char *mac) |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 399 | { |
Fabio Estevam | be252b6 | 2011-12-20 05:46:31 +0000 | [diff] [blame] | 400 | imx_get_mac_from_fuse(dev_id, mac); |
Joe Hershberger | 0adb5b7 | 2015-04-08 01:41:04 -0500 | [diff] [blame] | 401 | return !is_valid_ethaddr(mac); |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 402 | } |
| 403 | |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 404 | static int fecmxc_set_hwaddr(struct udevice *dev) |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 405 | { |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 406 | struct fec_priv *fec = dev_get_priv(dev); |
Simon Glass | c69cda2 | 2020-12-03 16:55:20 -0700 | [diff] [blame] | 407 | struct eth_pdata *pdata = dev_get_plat(dev); |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 408 | uchar *mac = pdata->enetaddr; |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 409 | |
| 410 | writel(0, &fec->eth->iaddr1); |
| 411 | writel(0, &fec->eth->iaddr2); |
| 412 | writel(0, &fec->eth->gaddr1); |
| 413 | writel(0, &fec->eth->gaddr2); |
| 414 | |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 415 | /* Set physical address */ |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 416 | writel((mac[0] << 24) + (mac[1] << 16) + (mac[2] << 8) + mac[3], |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 417 | &fec->eth->paddr1); |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 418 | writel((mac[4] << 24) + (mac[5] << 16) + 0x8808, &fec->eth->paddr2); |
| 419 | |
| 420 | return 0; |
| 421 | } |
| 422 | |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 423 | /* Do initial configuration of the FEC registers */ |
Marek Vasut | a5990b2 | 2012-05-01 11:09:41 +0000 | [diff] [blame] | 424 | static void fec_reg_setup(struct fec_priv *fec) |
| 425 | { |
| 426 | uint32_t rcntrl; |
| 427 | |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 428 | /* Set interrupt mask register */ |
Marek Vasut | a5990b2 | 2012-05-01 11:09:41 +0000 | [diff] [blame] | 429 | writel(0x00000000, &fec->eth->imask); |
| 430 | |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 431 | /* Clear FEC-Lite interrupt event register(IEVENT) */ |
Marek Vasut | a5990b2 | 2012-05-01 11:09:41 +0000 | [diff] [blame] | 432 | writel(0xffffffff, &fec->eth->ievent); |
| 433 | |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 434 | /* Set FEC-Lite receive control register(R_CNTRL): */ |
Marek Vasut | a5990b2 | 2012-05-01 11:09:41 +0000 | [diff] [blame] | 435 | |
| 436 | /* Start with frame length = 1518, common for all modes. */ |
| 437 | rcntrl = PKTSIZE << FEC_RCNTRL_MAX_FL_SHIFT; |
benoit.thebaudeau@advans | 9d2d924 | 2012-07-19 02:12:46 +0000 | [diff] [blame] | 438 | if (fec->xcv_type != SEVENWIRE) /* xMII modes */ |
| 439 | rcntrl |= FEC_RCNTRL_FCE | FEC_RCNTRL_MII_MODE; |
| 440 | if (fec->xcv_type == RGMII) |
Marek Vasut | a5990b2 | 2012-05-01 11:09:41 +0000 | [diff] [blame] | 441 | rcntrl |= FEC_RCNTRL_RGMII; |
| 442 | else if (fec->xcv_type == RMII) |
| 443 | rcntrl |= FEC_RCNTRL_RMII; |
Marek Vasut | a5990b2 | 2012-05-01 11:09:41 +0000 | [diff] [blame] | 444 | |
Tim Harvey | 87550a8 | 2021-06-30 16:50:06 -0700 | [diff] [blame] | 445 | if (fec->promisc) |
| 446 | rcntrl |= 0x8; |
| 447 | |
Marek Vasut | a5990b2 | 2012-05-01 11:09:41 +0000 | [diff] [blame] | 448 | writel(rcntrl, &fec->eth->r_cntrl); |
| 449 | } |
| 450 | |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 451 | /** |
| 452 | * Start the FEC engine |
| 453 | * @param[in] dev Our device to handle |
| 454 | */ |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 455 | static int fec_open(struct udevice *dev) |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 456 | { |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 457 | struct fec_priv *fec = dev_get_priv(dev); |
Troy Kisky | 28774cb | 2012-02-07 14:08:46 +0000 | [diff] [blame] | 458 | int speed; |
Ye Li | f24e482 | 2018-01-10 13:20:44 +0800 | [diff] [blame] | 459 | ulong addr, size; |
Eric Nelson | 5c1ad3e | 2012-03-15 18:33:25 +0000 | [diff] [blame] | 460 | int i; |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 461 | |
| 462 | debug("fec_open: fec_open(dev)\n"); |
| 463 | /* full-duplex, heartbeat disabled */ |
| 464 | writel(1 << 2, &fec->eth->x_cntrl); |
| 465 | fec->rbd_index = 0; |
| 466 | |
Eric Nelson | 5c1ad3e | 2012-03-15 18:33:25 +0000 | [diff] [blame] | 467 | /* Invalidate all descriptors */ |
| 468 | for (i = 0; i < FEC_RBD_NUM - 1; i++) |
| 469 | fec_rbd_clean(0, &fec->rbd_base[i]); |
| 470 | fec_rbd_clean(1, &fec->rbd_base[i]); |
| 471 | |
| 472 | /* Flush the descriptors into RAM */ |
| 473 | size = roundup(FEC_RBD_NUM * sizeof(struct fec_bd), |
| 474 | ARCH_DMA_MINALIGN); |
Ye Li | f24e482 | 2018-01-10 13:20:44 +0800 | [diff] [blame] | 475 | addr = (ulong)fec->rbd_base; |
Eric Nelson | 5c1ad3e | 2012-03-15 18:33:25 +0000 | [diff] [blame] | 476 | flush_dcache_range(addr, addr + size); |
| 477 | |
Troy Kisky | 28774cb | 2012-02-07 14:08:46 +0000 | [diff] [blame] | 478 | #ifdef FEC_QUIRK_ENET_MAC |
Jason Liu | 2ef2b95 | 2011-12-16 05:17:07 +0000 | [diff] [blame] | 479 | /* Enable ENET HW endian SWAP */ |
| 480 | writel(readl(&fec->eth->ecntrl) | FEC_ECNTRL_DBSWAP, |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 481 | &fec->eth->ecntrl); |
Jason Liu | 2ef2b95 | 2011-12-16 05:17:07 +0000 | [diff] [blame] | 482 | /* Enable ENET store and forward mode */ |
| 483 | writel(readl(&fec->eth->x_wmrk) | FEC_X_WMRK_STRFWD, |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 484 | &fec->eth->x_wmrk); |
Jason Liu | 2ef2b95 | 2011-12-16 05:17:07 +0000 | [diff] [blame] | 485 | #endif |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 486 | /* Enable FEC-Lite controller */ |
John Rigby | cb17b92 | 2010-01-25 23:12:55 -0700 | [diff] [blame] | 487 | writel(readl(&fec->eth->ecntrl) | FEC_ECNTRL_ETHER_EN, |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 488 | &fec->eth->ecntrl); |
| 489 | |
Philippe Schenker | a1a34fa | 2020-03-11 11:52:58 +0100 | [diff] [blame] | 490 | #ifdef FEC_ENET_ENABLE_TXC_DELAY |
| 491 | writel(readl(&fec->eth->ecntrl) | FEC_ECNTRL_TXC_DLY, |
| 492 | &fec->eth->ecntrl); |
| 493 | #endif |
| 494 | |
| 495 | #ifdef FEC_ENET_ENABLE_RXC_DELAY |
| 496 | writel(readl(&fec->eth->ecntrl) | FEC_ECNTRL_RXC_DLY, |
| 497 | &fec->eth->ecntrl); |
| 498 | #endif |
| 499 | |
Tom Rini | 8ba5960 | 2021-09-09 07:54:50 -0400 | [diff] [blame] | 500 | #if defined(CONFIG_MX53) || defined(CONFIG_MX6SL) |
John Rigby | 740d6ae | 2010-01-25 23:12:57 -0700 | [diff] [blame] | 501 | udelay(100); |
John Rigby | 740d6ae | 2010-01-25 23:12:57 -0700 | [diff] [blame] | 502 | |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 503 | /* setup the MII gasket for RMII mode */ |
John Rigby | 740d6ae | 2010-01-25 23:12:57 -0700 | [diff] [blame] | 504 | /* disable the gasket */ |
| 505 | writew(0, &fec->eth->miigsk_enr); |
| 506 | |
| 507 | /* wait for the gasket to be disabled */ |
| 508 | while (readw(&fec->eth->miigsk_enr) & MIIGSK_ENR_READY) |
| 509 | udelay(2); |
| 510 | |
| 511 | /* configure gasket for RMII, 50 MHz, no loopback, and no echo */ |
| 512 | writew(MIIGSK_CFGR_IF_MODE_RMII, &fec->eth->miigsk_cfgr); |
| 513 | |
| 514 | /* re-enable the gasket */ |
| 515 | writew(MIIGSK_ENR_EN, &fec->eth->miigsk_enr); |
| 516 | |
| 517 | /* wait until MII gasket is ready */ |
| 518 | int max_loops = 10; |
| 519 | while ((readw(&fec->eth->miigsk_enr) & MIIGSK_ENR_READY) == 0) { |
| 520 | if (--max_loops <= 0) { |
| 521 | printf("WAIT for MII Gasket ready timed out\n"); |
| 522 | break; |
| 523 | } |
| 524 | } |
| 525 | #endif |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 526 | |
Troy Kisky | 13947f4 | 2012-02-07 14:08:47 +0000 | [diff] [blame] | 527 | #ifdef CONFIG_PHYLIB |
Troy Kisky | 4dc27ee | 2012-10-22 16:40:45 +0000 | [diff] [blame] | 528 | { |
Troy Kisky | 13947f4 | 2012-02-07 14:08:47 +0000 | [diff] [blame] | 529 | /* Start up the PHY */ |
Timur Tabi | 11af8d6 | 2012-07-09 08:52:43 +0000 | [diff] [blame] | 530 | int ret = phy_startup(fec->phydev); |
| 531 | |
| 532 | if (ret) { |
| 533 | printf("Could not initialize PHY %s\n", |
| 534 | fec->phydev->dev->name); |
| 535 | return ret; |
| 536 | } |
Troy Kisky | 13947f4 | 2012-02-07 14:08:47 +0000 | [diff] [blame] | 537 | speed = fec->phydev->speed; |
Troy Kisky | 13947f4 | 2012-02-07 14:08:47 +0000 | [diff] [blame] | 538 | } |
Hannes Schmelzer | 0750701 | 2016-06-22 12:07:14 +0200 | [diff] [blame] | 539 | #elif CONFIG_FEC_FIXED_SPEED |
| 540 | speed = CONFIG_FEC_FIXED_SPEED; |
Troy Kisky | 13947f4 | 2012-02-07 14:08:47 +0000 | [diff] [blame] | 541 | #else |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 542 | miiphy_wait_aneg(edev); |
Troy Kisky | 28774cb | 2012-02-07 14:08:46 +0000 | [diff] [blame] | 543 | speed = miiphy_speed(edev->name, fec->phy_id); |
Marek Vasut | 9e27e9d | 2011-09-16 01:13:47 +0200 | [diff] [blame] | 544 | miiphy_duplex(edev->name, fec->phy_id); |
Troy Kisky | 13947f4 | 2012-02-07 14:08:47 +0000 | [diff] [blame] | 545 | #endif |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 546 | |
Troy Kisky | 28774cb | 2012-02-07 14:08:46 +0000 | [diff] [blame] | 547 | #ifdef FEC_QUIRK_ENET_MAC |
| 548 | { |
| 549 | u32 ecr = readl(&fec->eth->ecntrl) & ~FEC_ECNTRL_SPEED; |
Alison Wang | bcb6e90 | 2013-05-27 22:55:43 +0000 | [diff] [blame] | 550 | u32 rcr = readl(&fec->eth->r_cntrl) & ~FEC_RCNTRL_RMII_10T; |
Troy Kisky | 28774cb | 2012-02-07 14:08:46 +0000 | [diff] [blame] | 551 | if (speed == _1000BASET) |
| 552 | ecr |= FEC_ECNTRL_SPEED; |
| 553 | else if (speed != _100BASET) |
| 554 | rcr |= FEC_RCNTRL_RMII_10T; |
| 555 | writel(ecr, &fec->eth->ecntrl); |
| 556 | writel(rcr, &fec->eth->r_cntrl); |
| 557 | } |
| 558 | #endif |
| 559 | debug("%s:Speed=%i\n", __func__, speed); |
| 560 | |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 561 | /* Enable SmartDMA receive task */ |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 562 | fec_rx_task_enable(fec); |
| 563 | |
| 564 | udelay(100000); |
| 565 | return 0; |
| 566 | } |
| 567 | |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 568 | static int fecmxc_init(struct udevice *dev) |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 569 | { |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 570 | struct fec_priv *fec = dev_get_priv(dev); |
Ye Li | f24e482 | 2018-01-10 13:20:44 +0800 | [diff] [blame] | 571 | u8 *mib_ptr = (uint8_t *)&fec->eth->rmon_t_drop; |
| 572 | u8 *i; |
| 573 | ulong addr; |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 574 | |
John Rigby | e9319f1 | 2010-10-13 14:31:08 -0600 | [diff] [blame] | 575 | /* Initialize MAC address */ |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 576 | fecmxc_set_hwaddr(dev); |
John Rigby | e9319f1 | 2010-10-13 14:31:08 -0600 | [diff] [blame] | 577 | |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 578 | /* Setup transmit descriptors, there are two in total. */ |
Marek Vasut | 79e5f27 | 2013-10-12 20:36:25 +0200 | [diff] [blame] | 579 | fec_tbd_init(fec); |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 580 | |
Marek Vasut | 79e5f27 | 2013-10-12 20:36:25 +0200 | [diff] [blame] | 581 | /* Setup receive descriptors. */ |
| 582 | fec_rbd_init(fec, FEC_RBD_NUM, FEC_MAX_PKT_SIZE); |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 583 | |
Marek Vasut | a5990b2 | 2012-05-01 11:09:41 +0000 | [diff] [blame] | 584 | fec_reg_setup(fec); |
Marek Vasut | 9eb3770 | 2011-09-11 18:05:31 +0000 | [diff] [blame] | 585 | |
benoit.thebaudeau@advans | f41471e | 2012-07-19 02:12:58 +0000 | [diff] [blame] | 586 | if (fec->xcv_type != SEVENWIRE) |
Troy Kisky | 575c5cc | 2012-10-22 16:40:41 +0000 | [diff] [blame] | 587 | fec_mii_setspeed(fec->bus->priv); |
Marek Vasut | 9eb3770 | 2011-09-11 18:05:31 +0000 | [diff] [blame] | 588 | |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 589 | /* Set Opcode/Pause Duration Register */ |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 590 | writel(0x00010020, &fec->eth->op_pause); /* FIXME 0xffff0020; */ |
| 591 | writel(0x2, &fec->eth->x_wmrk); |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 592 | |
| 593 | /* Set multicast address filter */ |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 594 | writel(0x00000000, &fec->eth->gaddr1); |
| 595 | writel(0x00000000, &fec->eth->gaddr2); |
| 596 | |
Peng Fan | 238a53c | 2018-01-10 13:20:43 +0800 | [diff] [blame] | 597 | /* Do not access reserved register */ |
Peng Fan | 09de565 | 2022-07-26 16:41:12 +0800 | [diff] [blame] | 598 | if (!is_mx6ul() && !is_mx6ull() && !is_imx8() && !is_imx8m() && !is_imx8ulp() && |
| 599 | !is_imx93()) { |
Peng Fan | fbecbaa | 2015-08-12 17:46:51 +0800 | [diff] [blame] | 600 | /* clear MIB RAM */ |
| 601 | for (i = mib_ptr; i <= mib_ptr + 0xfc; i += 4) |
| 602 | writel(0, i); |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 603 | |
Peng Fan | fbecbaa | 2015-08-12 17:46:51 +0800 | [diff] [blame] | 604 | /* FIFO receive start register */ |
| 605 | writel(0x520, &fec->eth->r_fstart); |
| 606 | } |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 607 | |
| 608 | /* size and address of each buffer */ |
| 609 | writel(FEC_MAX_PKT_SIZE, &fec->eth->emrbr); |
Ye Li | f24e482 | 2018-01-10 13:20:44 +0800 | [diff] [blame] | 610 | |
| 611 | addr = (ulong)fec->tbd_base; |
| 612 | writel((uint32_t)addr, &fec->eth->etdsr); |
| 613 | |
| 614 | addr = (ulong)fec->rbd_base; |
| 615 | writel((uint32_t)addr, &fec->eth->erdsr); |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 616 | |
Troy Kisky | 13947f4 | 2012-02-07 14:08:47 +0000 | [diff] [blame] | 617 | #ifndef CONFIG_PHYLIB |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 618 | if (fec->xcv_type != SEVENWIRE) |
| 619 | miiphy_restart_aneg(dev); |
Troy Kisky | 13947f4 | 2012-02-07 14:08:47 +0000 | [diff] [blame] | 620 | #endif |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 621 | fec_open(dev); |
| 622 | return 0; |
| 623 | } |
| 624 | |
| 625 | /** |
| 626 | * Halt the FEC engine |
| 627 | * @param[in] dev Our device to handle |
| 628 | */ |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 629 | static void fecmxc_halt(struct udevice *dev) |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 630 | { |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 631 | struct fec_priv *fec = dev_get_priv(dev); |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 632 | int counter = 0xffff; |
| 633 | |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 634 | /* issue graceful stop command to the FEC transmitter if necessary */ |
John Rigby | cb17b92 | 2010-01-25 23:12:55 -0700 | [diff] [blame] | 635 | writel(FEC_TCNTRL_GTS | readl(&fec->eth->x_cntrl), |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 636 | &fec->eth->x_cntrl); |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 637 | |
| 638 | debug("eth_halt: wait for stop regs\n"); |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 639 | /* wait for graceful stop to register */ |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 640 | while ((counter--) && (!(readl(&fec->eth->ievent) & FEC_IEVENT_GRA))) |
John Rigby | cb17b92 | 2010-01-25 23:12:55 -0700 | [diff] [blame] | 641 | udelay(1); |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 642 | |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 643 | /* Disable SmartDMA tasks */ |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 644 | fec_tx_task_disable(fec); |
| 645 | fec_rx_task_disable(fec); |
| 646 | |
| 647 | /* |
| 648 | * Disable the Ethernet Controller |
| 649 | * Note: this will also reset the BD index counter! |
| 650 | */ |
John Rigby | 740d6ae | 2010-01-25 23:12:57 -0700 | [diff] [blame] | 651 | writel(readl(&fec->eth->ecntrl) & ~FEC_ECNTRL_ETHER_EN, |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 652 | &fec->eth->ecntrl); |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 653 | fec->rbd_index = 0; |
| 654 | fec->tbd_index = 0; |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 655 | debug("eth_halt: done\n"); |
| 656 | } |
| 657 | |
| 658 | /** |
| 659 | * Transmit one frame |
| 660 | * @param[in] dev Our ethernet device to handle |
| 661 | * @param[in] packet Pointer to the data to be transmitted |
| 662 | * @param[in] length Data count in bytes |
Heinrich Schuchardt | 185f812 | 2022-01-19 18:05:50 +0100 | [diff] [blame] | 663 | * Return: 0 on success |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 664 | */ |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 665 | static int fecmxc_send(struct udevice *dev, void *packet, int length) |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 666 | { |
| 667 | unsigned int status; |
Ye Li | f24e482 | 2018-01-10 13:20:44 +0800 | [diff] [blame] | 668 | u32 size; |
| 669 | ulong addr, end; |
Marek Vasut | bc1ce15 | 2012-08-29 03:49:49 +0000 | [diff] [blame] | 670 | int timeout = FEC_XFER_TIMEOUT; |
| 671 | int ret = 0; |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 672 | |
| 673 | /* |
| 674 | * This routine transmits one frame. This routine only accepts |
| 675 | * 6-byte Ethernet addresses. |
| 676 | */ |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 677 | struct fec_priv *fec = dev_get_priv(dev); |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 678 | |
| 679 | /* |
| 680 | * Check for valid length of data. |
| 681 | */ |
| 682 | if ((length > 1500) || (length <= 0)) { |
Stefano Babic | 4294b24 | 2010-02-01 14:51:30 +0100 | [diff] [blame] | 683 | printf("Payload (%d) too large\n", length); |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 684 | return -1; |
| 685 | } |
| 686 | |
| 687 | /* |
Eric Nelson | 5c1ad3e | 2012-03-15 18:33:25 +0000 | [diff] [blame] | 688 | * Setup the transmit buffer. We are always using the first buffer for |
| 689 | * transmission, the second will be empty and only used to stop the DMA |
| 690 | * engine. We also flush the packet to RAM here to avoid cache trouble. |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 691 | */ |
Eric Nelson | 5c1ad3e | 2012-03-15 18:33:25 +0000 | [diff] [blame] | 692 | #ifdef CONFIG_FEC_MXC_SWAP_PACKET |
Marek Vasut | be7e87e | 2011-11-08 23:18:10 +0000 | [diff] [blame] | 693 | swap_packet((uint32_t *)packet, length); |
| 694 | #endif |
Eric Nelson | 5c1ad3e | 2012-03-15 18:33:25 +0000 | [diff] [blame] | 695 | |
Ye Li | f24e482 | 2018-01-10 13:20:44 +0800 | [diff] [blame] | 696 | addr = (ulong)packet; |
Marek Vasut | efe24d2 | 2012-08-26 10:19:21 +0000 | [diff] [blame] | 697 | end = roundup(addr + length, ARCH_DMA_MINALIGN); |
| 698 | addr &= ~(ARCH_DMA_MINALIGN - 1); |
| 699 | flush_dcache_range(addr, end); |
Eric Nelson | 5c1ad3e | 2012-03-15 18:33:25 +0000 | [diff] [blame] | 700 | |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 701 | writew(length, &fec->tbd_base[fec->tbd_index].data_length); |
Ye Li | f24e482 | 2018-01-10 13:20:44 +0800 | [diff] [blame] | 702 | writel((uint32_t)addr, &fec->tbd_base[fec->tbd_index].data_pointer); |
Eric Nelson | 5c1ad3e | 2012-03-15 18:33:25 +0000 | [diff] [blame] | 703 | |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 704 | /* |
| 705 | * update BD's status now |
| 706 | * This block: |
| 707 | * - is always the last in a chain (means no chain) |
| 708 | * - should transmitt the CRC |
| 709 | * - might be the last BD in the list, so the address counter should |
| 710 | * wrap (-> keep the WRAP flag) |
| 711 | */ |
| 712 | status = readw(&fec->tbd_base[fec->tbd_index].status) & FEC_TBD_WRAP; |
| 713 | status |= FEC_TBD_LAST | FEC_TBD_TC | FEC_TBD_READY; |
| 714 | writew(status, &fec->tbd_base[fec->tbd_index].status); |
| 715 | |
| 716 | /* |
Eric Nelson | 5c1ad3e | 2012-03-15 18:33:25 +0000 | [diff] [blame] | 717 | * Flush data cache. This code flushes both TX descriptors to RAM. |
| 718 | * After this code, the descriptors will be safely in RAM and we |
| 719 | * can start DMA. |
| 720 | */ |
| 721 | size = roundup(2 * sizeof(struct fec_bd), ARCH_DMA_MINALIGN); |
Ye Li | f24e482 | 2018-01-10 13:20:44 +0800 | [diff] [blame] | 722 | addr = (ulong)fec->tbd_base; |
Eric Nelson | 5c1ad3e | 2012-03-15 18:33:25 +0000 | [diff] [blame] | 723 | flush_dcache_range(addr, addr + size); |
| 724 | |
| 725 | /* |
Marek Vasut | ab94cd4 | 2013-07-12 01:03:04 +0200 | [diff] [blame] | 726 | * Below we read the DMA descriptor's last four bytes back from the |
| 727 | * DRAM. This is important in order to make sure that all WRITE |
| 728 | * operations on the bus that were triggered by previous cache FLUSH |
| 729 | * have completed. |
| 730 | * |
| 731 | * Otherwise, on MX28, it is possible to observe a corruption of the |
| 732 | * DMA descriptors. Please refer to schematic "Figure 1-2" in MX28RM |
| 733 | * for the bus structure of MX28. The scenario is as follows: |
| 734 | * |
| 735 | * 1) ARM core triggers a series of WRITEs on the AHB_ARB2 bus going |
| 736 | * to DRAM due to flush_dcache_range() |
| 737 | * 2) ARM core writes the FEC registers via AHB_ARB2 |
| 738 | * 3) FEC DMA starts reading/writing from/to DRAM via AHB_ARB3 |
| 739 | * |
| 740 | * Note that 2) does sometimes finish before 1) due to reordering of |
| 741 | * WRITE accesses on the AHB bus, therefore triggering 3) before the |
| 742 | * DMA descriptor is fully written into DRAM. This results in occasional |
| 743 | * corruption of the DMA descriptor. |
| 744 | */ |
| 745 | readl(addr + size - 4); |
| 746 | |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 747 | /* Enable SmartDMA transmit task */ |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 748 | fec_tx_task_enable(fec); |
| 749 | |
| 750 | /* |
Eric Nelson | 5c1ad3e | 2012-03-15 18:33:25 +0000 | [diff] [blame] | 751 | * Wait until frame is sent. On each turn of the wait cycle, we must |
| 752 | * invalidate data cache to see what's really in RAM. Also, we need |
| 753 | * barrier here. |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 754 | */ |
Marek Vasut | 6744909 | 2012-08-29 03:49:50 +0000 | [diff] [blame] | 755 | while (--timeout) { |
Marek Vasut | c0b5a3b | 2012-08-29 03:49:51 +0000 | [diff] [blame] | 756 | if (!(readl(&fec->eth->x_des_active) & FEC_X_DES_ACTIVE_TDAR)) |
Marek Vasut | bc1ce15 | 2012-08-29 03:49:49 +0000 | [diff] [blame] | 757 | break; |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 758 | } |
Eric Nelson | 5c1ad3e | 2012-03-15 18:33:25 +0000 | [diff] [blame] | 759 | |
Fabio Estevam | f599288 | 2014-08-25 13:34:17 -0300 | [diff] [blame] | 760 | if (!timeout) { |
| 761 | ret = -EINVAL; |
| 762 | goto out; |
| 763 | } |
| 764 | |
| 765 | /* |
| 766 | * The TDAR bit is cleared when the descriptors are all out from TX |
| 767 | * but on mx6solox we noticed that the READY bit is still not cleared |
| 768 | * right after TDAR. |
| 769 | * These are two distinct signals, and in IC simulation, we found that |
| 770 | * TDAR always gets cleared prior than the READY bit of last BD becomes |
| 771 | * cleared. |
| 772 | * In mx6solox, we use a later version of FEC IP. It looks like that |
| 773 | * this intrinsic behaviour of TDAR bit has changed in this newer FEC |
| 774 | * version. |
| 775 | * |
| 776 | * Fix this by polling the READY bit of BD after the TDAR polling, |
| 777 | * which covers the mx6solox case and does not harm the other SoCs. |
| 778 | */ |
| 779 | timeout = FEC_XFER_TIMEOUT; |
| 780 | while (--timeout) { |
| 781 | invalidate_dcache_range(addr, addr + size); |
| 782 | if (!(readw(&fec->tbd_base[fec->tbd_index].status) & |
| 783 | FEC_TBD_READY)) |
| 784 | break; |
| 785 | } |
| 786 | |
Marek Vasut | 6744909 | 2012-08-29 03:49:50 +0000 | [diff] [blame] | 787 | if (!timeout) |
| 788 | ret = -EINVAL; |
| 789 | |
Fabio Estevam | f599288 | 2014-08-25 13:34:17 -0300 | [diff] [blame] | 790 | out: |
Marek Vasut | 6744909 | 2012-08-29 03:49:50 +0000 | [diff] [blame] | 791 | debug("fec_send: status 0x%x index %d ret %i\n", |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 792 | readw(&fec->tbd_base[fec->tbd_index].status), |
| 793 | fec->tbd_index, ret); |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 794 | /* for next transmission use the other buffer */ |
| 795 | if (fec->tbd_index) |
| 796 | fec->tbd_index = 0; |
| 797 | else |
| 798 | fec->tbd_index = 1; |
| 799 | |
Marek Vasut | bc1ce15 | 2012-08-29 03:49:49 +0000 | [diff] [blame] | 800 | return ret; |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 801 | } |
| 802 | |
| 803 | /** |
| 804 | * Pull one frame from the card |
| 805 | * @param[in] dev Our ethernet device to handle |
Heinrich Schuchardt | 185f812 | 2022-01-19 18:05:50 +0100 | [diff] [blame] | 806 | * Return: Length of packet read |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 807 | */ |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 808 | static int fecmxc_recv(struct udevice *dev, int flags, uchar **packetp) |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 809 | { |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 810 | struct fec_priv *fec = dev_get_priv(dev); |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 811 | struct fec_bd *rbd = &fec->rbd_base[fec->rbd_index]; |
| 812 | unsigned long ievent; |
| 813 | int frame_length, len = 0; |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 814 | uint16_t bd_status; |
Ye Li | f24e482 | 2018-01-10 13:20:44 +0800 | [diff] [blame] | 815 | ulong addr, size, end; |
Eric Nelson | 5c1ad3e | 2012-03-15 18:33:25 +0000 | [diff] [blame] | 816 | int i; |
Ye Li | 07763ac | 2018-03-28 20:54:11 +0800 | [diff] [blame] | 817 | |
Ye Li | 07763ac | 2018-03-28 20:54:11 +0800 | [diff] [blame] | 818 | *packetp = memalign(ARCH_DMA_MINALIGN, FEC_MAX_PKT_SIZE); |
| 819 | if (*packetp == 0) { |
| 820 | printf("%s: error allocating packetp\n", __func__); |
| 821 | return -ENOMEM; |
| 822 | } |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 823 | |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 824 | /* Check if any critical events have happened */ |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 825 | ievent = readl(&fec->eth->ievent); |
| 826 | writel(ievent, &fec->eth->ievent); |
Marek Vasut | eda959f | 2011-10-24 23:40:03 +0000 | [diff] [blame] | 827 | debug("fec_recv: ievent 0x%lx\n", ievent); |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 828 | if (ievent & FEC_IEVENT_BABR) { |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 829 | fecmxc_halt(dev); |
| 830 | fecmxc_init(dev); |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 831 | printf("some error: 0x%08lx\n", ievent); |
| 832 | return 0; |
| 833 | } |
| 834 | if (ievent & FEC_IEVENT_HBERR) { |
| 835 | /* Heartbeat error */ |
| 836 | writel(0x00000001 | readl(&fec->eth->x_cntrl), |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 837 | &fec->eth->x_cntrl); |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 838 | } |
| 839 | if (ievent & FEC_IEVENT_GRA) { |
| 840 | /* Graceful stop complete */ |
| 841 | if (readl(&fec->eth->x_cntrl) & 0x00000001) { |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 842 | fecmxc_halt(dev); |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 843 | writel(~0x00000001 & readl(&fec->eth->x_cntrl), |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 844 | &fec->eth->x_cntrl); |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 845 | fecmxc_init(dev); |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 846 | } |
| 847 | } |
| 848 | |
| 849 | /* |
Eric Nelson | 5c1ad3e | 2012-03-15 18:33:25 +0000 | [diff] [blame] | 850 | * Read the buffer status. Before the status can be read, the data cache |
| 851 | * must be invalidated, because the data in RAM might have been changed |
| 852 | * by DMA. The descriptors are properly aligned to cachelines so there's |
| 853 | * no need to worry they'd overlap. |
| 854 | * |
| 855 | * WARNING: By invalidating the descriptor here, we also invalidate |
| 856 | * the descriptors surrounding this one. Therefore we can NOT change the |
| 857 | * contents of this descriptor nor the surrounding ones. The problem is |
| 858 | * that in order to mark the descriptor as processed, we need to change |
| 859 | * the descriptor. The solution is to mark the whole cache line when all |
| 860 | * descriptors in the cache line are processed. |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 861 | */ |
Ye Li | f24e482 | 2018-01-10 13:20:44 +0800 | [diff] [blame] | 862 | addr = (ulong)rbd; |
Eric Nelson | 5c1ad3e | 2012-03-15 18:33:25 +0000 | [diff] [blame] | 863 | addr &= ~(ARCH_DMA_MINALIGN - 1); |
| 864 | size = roundup(sizeof(struct fec_bd), ARCH_DMA_MINALIGN); |
| 865 | invalidate_dcache_range(addr, addr + size); |
| 866 | |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 867 | bd_status = readw(&rbd->status); |
| 868 | debug("fec_recv: status 0x%x\n", bd_status); |
| 869 | |
| 870 | if (!(bd_status & FEC_RBD_EMPTY)) { |
| 871 | if ((bd_status & FEC_RBD_LAST) && !(bd_status & FEC_RBD_ERR) && |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 872 | ((readw(&rbd->data_length) - 4) > 14)) { |
| 873 | /* Get buffer address and size */ |
Albert ARIBAUD \(3ADEV\) | b189584 | 2015-06-19 14:18:27 +0200 | [diff] [blame] | 874 | addr = readl(&rbd->data_pointer); |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 875 | frame_length = readw(&rbd->data_length) - 4; |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 876 | /* Invalidate data cache over the buffer */ |
Marek Vasut | efe24d2 | 2012-08-26 10:19:21 +0000 | [diff] [blame] | 877 | end = roundup(addr + frame_length, ARCH_DMA_MINALIGN); |
| 878 | addr &= ~(ARCH_DMA_MINALIGN - 1); |
| 879 | invalidate_dcache_range(addr, end); |
Eric Nelson | 5c1ad3e | 2012-03-15 18:33:25 +0000 | [diff] [blame] | 880 | |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 881 | /* Fill the buffer and pass it to upper layers */ |
Eric Nelson | 5c1ad3e | 2012-03-15 18:33:25 +0000 | [diff] [blame] | 882 | #ifdef CONFIG_FEC_MXC_SWAP_PACKET |
Albert ARIBAUD \(3ADEV\) | b189584 | 2015-06-19 14:18:27 +0200 | [diff] [blame] | 883 | swap_packet((uint32_t *)addr, frame_length); |
Marek Vasut | be7e87e | 2011-11-08 23:18:10 +0000 | [diff] [blame] | 884 | #endif |
Ye Li | 07763ac | 2018-03-28 20:54:11 +0800 | [diff] [blame] | 885 | |
Ye Li | 07763ac | 2018-03-28 20:54:11 +0800 | [diff] [blame] | 886 | memcpy(*packetp, (char *)addr, frame_length); |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 887 | len = frame_length; |
| 888 | } else { |
| 889 | if (bd_status & FEC_RBD_ERR) |
Ye Li | f24e482 | 2018-01-10 13:20:44 +0800 | [diff] [blame] | 890 | debug("error frame: 0x%08lx 0x%08x\n", |
| 891 | addr, bd_status); |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 892 | } |
Eric Nelson | 5c1ad3e | 2012-03-15 18:33:25 +0000 | [diff] [blame] | 893 | |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 894 | /* |
Eric Nelson | 5c1ad3e | 2012-03-15 18:33:25 +0000 | [diff] [blame] | 895 | * Free the current buffer, restart the engine and move forward |
| 896 | * to the next buffer. Here we check if the whole cacheline of |
| 897 | * descriptors was already processed and if so, we mark it free |
| 898 | * as whole. |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 899 | */ |
Eric Nelson | 5c1ad3e | 2012-03-15 18:33:25 +0000 | [diff] [blame] | 900 | size = RXDESC_PER_CACHELINE - 1; |
| 901 | if ((fec->rbd_index & size) == size) { |
| 902 | i = fec->rbd_index - size; |
Ye Li | f24e482 | 2018-01-10 13:20:44 +0800 | [diff] [blame] | 903 | addr = (ulong)&fec->rbd_base[i]; |
Eric Nelson | 5c1ad3e | 2012-03-15 18:33:25 +0000 | [diff] [blame] | 904 | for (; i <= fec->rbd_index ; i++) { |
| 905 | fec_rbd_clean(i == (FEC_RBD_NUM - 1), |
| 906 | &fec->rbd_base[i]); |
| 907 | } |
| 908 | flush_dcache_range(addr, |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 909 | addr + ARCH_DMA_MINALIGN); |
Eric Nelson | 5c1ad3e | 2012-03-15 18:33:25 +0000 | [diff] [blame] | 910 | } |
| 911 | |
Ilya Yanok | 0b23fb3 | 2009-07-21 19:32:21 +0400 | [diff] [blame] | 912 | fec_rx_task_enable(fec); |
| 913 | fec->rbd_index = (fec->rbd_index + 1) % FEC_RBD_NUM; |
| 914 | } |
| 915 | debug("fec_recv: stop\n"); |
| 916 | |
| 917 | return len; |
| 918 | } |
| 919 | |
Troy Kisky | ef8e3a3 | 2012-10-22 16:40:44 +0000 | [diff] [blame] | 920 | static void fec_set_dev_name(char *dest, int dev_id) |
| 921 | { |
| 922 | sprintf(dest, (dev_id == -1) ? "FEC" : "FEC%i", dev_id); |
| 923 | } |
| 924 | |
Marek Vasut | 79e5f27 | 2013-10-12 20:36:25 +0200 | [diff] [blame] | 925 | static int fec_alloc_descs(struct fec_priv *fec) |
| 926 | { |
| 927 | unsigned int size; |
| 928 | int i; |
| 929 | uint8_t *data; |
Ye Li | f24e482 | 2018-01-10 13:20:44 +0800 | [diff] [blame] | 930 | ulong addr; |
Marek Vasut | 79e5f27 | 2013-10-12 20:36:25 +0200 | [diff] [blame] | 931 | |
| 932 | /* Allocate TX descriptors. */ |
| 933 | size = roundup(2 * sizeof(struct fec_bd), ARCH_DMA_MINALIGN); |
| 934 | fec->tbd_base = memalign(ARCH_DMA_MINALIGN, size); |
| 935 | if (!fec->tbd_base) |
| 936 | goto err_tx; |
| 937 | |
| 938 | /* Allocate RX descriptors. */ |
| 939 | size = roundup(FEC_RBD_NUM * sizeof(struct fec_bd), ARCH_DMA_MINALIGN); |
| 940 | fec->rbd_base = memalign(ARCH_DMA_MINALIGN, size); |
| 941 | if (!fec->rbd_base) |
| 942 | goto err_rx; |
| 943 | |
| 944 | memset(fec->rbd_base, 0, size); |
| 945 | |
| 946 | /* Allocate RX buffers. */ |
| 947 | |
| 948 | /* Maximum RX buffer size. */ |
Fabio Estevam | db5b7f5 | 2014-08-25 13:34:16 -0300 | [diff] [blame] | 949 | size = roundup(FEC_MAX_PKT_SIZE, FEC_DMA_RX_MINALIGN); |
Marek Vasut | 79e5f27 | 2013-10-12 20:36:25 +0200 | [diff] [blame] | 950 | for (i = 0; i < FEC_RBD_NUM; i++) { |
Fabio Estevam | db5b7f5 | 2014-08-25 13:34:16 -0300 | [diff] [blame] | 951 | data = memalign(FEC_DMA_RX_MINALIGN, size); |
Marek Vasut | 79e5f27 | 2013-10-12 20:36:25 +0200 | [diff] [blame] | 952 | if (!data) { |
| 953 | printf("%s: error allocating rxbuf %d\n", __func__, i); |
| 954 | goto err_ring; |
| 955 | } |
| 956 | |
| 957 | memset(data, 0, size); |
| 958 | |
Ye Li | f24e482 | 2018-01-10 13:20:44 +0800 | [diff] [blame] | 959 | addr = (ulong)data; |
| 960 | fec->rbd_base[i].data_pointer = (uint32_t)addr; |
Marek Vasut | 79e5f27 | 2013-10-12 20:36:25 +0200 | [diff] [blame] | 961 | fec->rbd_base[i].status = FEC_RBD_EMPTY; |
| 962 | fec->rbd_base[i].data_length = 0; |
| 963 | /* Flush the buffer to memory. */ |
Ye Li | f24e482 | 2018-01-10 13:20:44 +0800 | [diff] [blame] | 964 | flush_dcache_range(addr, addr + size); |
Marek Vasut | 79e5f27 | 2013-10-12 20:36:25 +0200 | [diff] [blame] | 965 | } |
| 966 | |
| 967 | /* Mark the last RBD to close the ring. */ |
| 968 | fec->rbd_base[i - 1].status = FEC_RBD_WRAP | FEC_RBD_EMPTY; |
| 969 | |
| 970 | fec->rbd_index = 0; |
| 971 | fec->tbd_index = 0; |
| 972 | |
| 973 | return 0; |
| 974 | |
| 975 | err_ring: |
Ye Li | f24e482 | 2018-01-10 13:20:44 +0800 | [diff] [blame] | 976 | for (; i >= 0; i--) { |
| 977 | addr = fec->rbd_base[i].data_pointer; |
| 978 | free((void *)addr); |
| 979 | } |
Marek Vasut | 79e5f27 | 2013-10-12 20:36:25 +0200 | [diff] [blame] | 980 | free(fec->rbd_base); |
| 981 | err_rx: |
| 982 | free(fec->tbd_base); |
| 983 | err_tx: |
| 984 | return -ENOMEM; |
| 985 | } |
| 986 | |
| 987 | static void fec_free_descs(struct fec_priv *fec) |
| 988 | { |
| 989 | int i; |
Ye Li | f24e482 | 2018-01-10 13:20:44 +0800 | [diff] [blame] | 990 | ulong addr; |
Marek Vasut | 79e5f27 | 2013-10-12 20:36:25 +0200 | [diff] [blame] | 991 | |
Ye Li | f24e482 | 2018-01-10 13:20:44 +0800 | [diff] [blame] | 992 | for (i = 0; i < FEC_RBD_NUM; i++) { |
| 993 | addr = fec->rbd_base[i].data_pointer; |
| 994 | free((void *)addr); |
| 995 | } |
Marek Vasut | 79e5f27 | 2013-10-12 20:36:25 +0200 | [diff] [blame] | 996 | free(fec->rbd_base); |
| 997 | free(fec->tbd_base); |
| 998 | } |
| 999 | |
Peng Fan | 1bcabd7 | 2018-03-28 20:54:12 +0800 | [diff] [blame] | 1000 | struct mii_dev *fec_get_miibus(ulong base_addr, int dev_id) |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 1001 | { |
Peng Fan | 1bcabd7 | 2018-03-28 20:54:12 +0800 | [diff] [blame] | 1002 | struct ethernet_regs *eth = (struct ethernet_regs *)base_addr; |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 1003 | struct mii_dev *bus; |
| 1004 | int ret; |
| 1005 | |
| 1006 | bus = mdio_alloc(); |
| 1007 | if (!bus) { |
| 1008 | printf("mdio_alloc failed\n"); |
| 1009 | return NULL; |
| 1010 | } |
| 1011 | bus->read = fec_phy_read; |
| 1012 | bus->write = fec_phy_write; |
| 1013 | bus->priv = eth; |
| 1014 | fec_set_dev_name(bus->name, dev_id); |
| 1015 | |
| 1016 | ret = mdio_register(bus); |
| 1017 | if (ret) { |
| 1018 | printf("mdio_register failed\n"); |
| 1019 | free(bus); |
| 1020 | return NULL; |
| 1021 | } |
| 1022 | fec_mii_setspeed(eth); |
| 1023 | return bus; |
| 1024 | } |
| 1025 | |
Jagan Teki | 1ed2570 | 2016-12-06 00:00:51 +0100 | [diff] [blame] | 1026 | static int fecmxc_read_rom_hwaddr(struct udevice *dev) |
| 1027 | { |
| 1028 | struct fec_priv *priv = dev_get_priv(dev); |
Simon Glass | c69cda2 | 2020-12-03 16:55:20 -0700 | [diff] [blame] | 1029 | struct eth_pdata *pdata = dev_get_plat(dev); |
Jagan Teki | 1ed2570 | 2016-12-06 00:00:51 +0100 | [diff] [blame] | 1030 | |
| 1031 | return fec_get_hwaddr(priv->dev_id, pdata->enetaddr); |
| 1032 | } |
| 1033 | |
Tim Harvey | 87550a8 | 2021-06-30 16:50:06 -0700 | [diff] [blame] | 1034 | static int fecmxc_set_promisc(struct udevice *dev, bool enable) |
| 1035 | { |
| 1036 | struct fec_priv *priv = dev_get_priv(dev); |
| 1037 | |
| 1038 | priv->promisc = enable; |
| 1039 | |
| 1040 | return 0; |
| 1041 | } |
| 1042 | |
Ye Li | 07763ac | 2018-03-28 20:54:11 +0800 | [diff] [blame] | 1043 | static int fecmxc_free_pkt(struct udevice *dev, uchar *packet, int length) |
| 1044 | { |
| 1045 | if (packet) |
| 1046 | free(packet); |
| 1047 | |
| 1048 | return 0; |
| 1049 | } |
| 1050 | |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 1051 | static const struct eth_ops fecmxc_ops = { |
| 1052 | .start = fecmxc_init, |
| 1053 | .send = fecmxc_send, |
| 1054 | .recv = fecmxc_recv, |
Ye Li | 07763ac | 2018-03-28 20:54:11 +0800 | [diff] [blame] | 1055 | .free_pkt = fecmxc_free_pkt, |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 1056 | .stop = fecmxc_halt, |
| 1057 | .write_hwaddr = fecmxc_set_hwaddr, |
Jagan Teki | 1ed2570 | 2016-12-06 00:00:51 +0100 | [diff] [blame] | 1058 | .read_rom_hwaddr = fecmxc_read_rom_hwaddr, |
Tim Harvey | 87550a8 | 2021-06-30 16:50:06 -0700 | [diff] [blame] | 1059 | .set_promisc = fecmxc_set_promisc, |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 1060 | }; |
| 1061 | |
Fabio Estevam | 89b5bd5 | 2020-06-18 20:21:18 -0300 | [diff] [blame] | 1062 | static int device_get_phy_addr(struct fec_priv *priv, struct udevice *dev) |
Martyn Welch | 774ec60 | 2018-12-11 11:34:45 +0000 | [diff] [blame] | 1063 | { |
| 1064 | struct ofnode_phandle_args phandle_args; |
Sean Anderson | eccd132 | 2021-04-15 13:06:08 -0400 | [diff] [blame] | 1065 | int reg, ret; |
Martyn Welch | 774ec60 | 2018-12-11 11:34:45 +0000 | [diff] [blame] | 1066 | |
Sean Anderson | eccd132 | 2021-04-15 13:06:08 -0400 | [diff] [blame] | 1067 | ret = dev_read_phandle_with_args(dev, "phy-handle", NULL, 0, 0, |
| 1068 | &phandle_args); |
| 1069 | if (ret) { |
Tim Harvey | 69c81d6 | 2021-06-30 16:50:04 -0700 | [diff] [blame] | 1070 | priv->phy_of_node = ofnode_find_subnode(dev_ofnode(dev), |
| 1071 | "fixed-link"); |
| 1072 | if (ofnode_valid(priv->phy_of_node)) |
| 1073 | return 0; |
| 1074 | debug("Failed to find phy-handle (err = %d)\n", ret); |
Sean Anderson | eccd132 | 2021-04-15 13:06:08 -0400 | [diff] [blame] | 1075 | return ret; |
Martyn Welch | 774ec60 | 2018-12-11 11:34:45 +0000 | [diff] [blame] | 1076 | } |
| 1077 | |
Simon Glass | 8909066 | 2022-09-06 20:27:17 -0600 | [diff] [blame] | 1078 | if (!ofnode_is_enabled(phandle_args.node)) |
Sean Anderson | eccd132 | 2021-04-15 13:06:08 -0400 | [diff] [blame] | 1079 | return -ENOENT; |
Fabio Estevam | 89b5bd5 | 2020-06-18 20:21:18 -0300 | [diff] [blame] | 1080 | |
Sean Anderson | eccd132 | 2021-04-15 13:06:08 -0400 | [diff] [blame] | 1081 | priv->phy_of_node = phandle_args.node; |
Martyn Welch | 774ec60 | 2018-12-11 11:34:45 +0000 | [diff] [blame] | 1082 | reg = ofnode_read_u32_default(phandle_args.node, "reg", 0); |
| 1083 | |
| 1084 | return reg; |
| 1085 | } |
| 1086 | |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 1087 | static int fec_phy_init(struct fec_priv *priv, struct udevice *dev) |
| 1088 | { |
| 1089 | struct phy_device *phydev; |
Martyn Welch | 774ec60 | 2018-12-11 11:34:45 +0000 | [diff] [blame] | 1090 | int addr; |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 1091 | |
Fabio Estevam | 89b5bd5 | 2020-06-18 20:21:18 -0300 | [diff] [blame] | 1092 | addr = device_get_phy_addr(priv, dev); |
Lukasz Majewski | 178d4f0 | 2018-04-15 21:45:54 +0200 | [diff] [blame] | 1093 | #ifdef CONFIG_FEC_MXC_PHYADDR |
Hannes Schmelzer | b882005 | 2019-02-15 10:30:18 +0100 | [diff] [blame] | 1094 | addr = CONFIG_FEC_MXC_PHYADDR; |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 1095 | #endif |
| 1096 | |
Hannes Schmelzer | b882005 | 2019-02-15 10:30:18 +0100 | [diff] [blame] | 1097 | phydev = phy_connect(priv->bus, addr, dev, priv->interface); |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 1098 | if (!phydev) |
| 1099 | return -ENODEV; |
| 1100 | |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 1101 | priv->phydev = phydev; |
Fabio Estevam | 89b5bd5 | 2020-06-18 20:21:18 -0300 | [diff] [blame] | 1102 | priv->phydev->node = priv->phy_of_node; |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 1103 | phy_config(phydev); |
| 1104 | |
| 1105 | return 0; |
| 1106 | } |
| 1107 | |
Simon Glass | bcee8d6 | 2019-12-06 21:41:35 -0700 | [diff] [blame] | 1108 | #if CONFIG_IS_ENABLED(DM_GPIO) |
Michael Trimarchi | efd0b79 | 2018-06-17 15:22:39 +0200 | [diff] [blame] | 1109 | /* FEC GPIO reset */ |
| 1110 | static void fec_gpio_reset(struct fec_priv *priv) |
| 1111 | { |
| 1112 | debug("fec_gpio_reset: fec_gpio_reset(dev)\n"); |
| 1113 | if (dm_gpio_is_valid(&priv->phy_reset_gpio)) { |
| 1114 | dm_gpio_set_value(&priv->phy_reset_gpio, 1); |
Martin Fuzzey | 9b8b918 | 2018-10-04 19:59:18 +0200 | [diff] [blame] | 1115 | mdelay(priv->reset_delay); |
Michael Trimarchi | efd0b79 | 2018-06-17 15:22:39 +0200 | [diff] [blame] | 1116 | dm_gpio_set_value(&priv->phy_reset_gpio, 0); |
Andrejs Cainikovs | 31d4045 | 2019-03-01 13:27:59 +0000 | [diff] [blame] | 1117 | if (priv->reset_post_delay) |
| 1118 | mdelay(priv->reset_post_delay); |
Michael Trimarchi | efd0b79 | 2018-06-17 15:22:39 +0200 | [diff] [blame] | 1119 | } |
| 1120 | } |
| 1121 | #endif |
| 1122 | |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 1123 | static int fecmxc_probe(struct udevice *dev) |
| 1124 | { |
Sean Anderson | cd43591 | 2021-04-15 13:06:09 -0400 | [diff] [blame] | 1125 | bool dm_mii_bus = true; |
Simon Glass | c69cda2 | 2020-12-03 16:55:20 -0700 | [diff] [blame] | 1126 | struct eth_pdata *pdata = dev_get_plat(dev); |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 1127 | struct fec_priv *priv = dev_get_priv(dev); |
| 1128 | struct mii_dev *bus = NULL; |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 1129 | uint32_t start; |
| 1130 | int ret; |
| 1131 | |
Peng Fan | 3b26d52 | 2020-05-01 22:08:37 +0800 | [diff] [blame] | 1132 | if (CONFIG_IS_ENABLED(IMX_MODULE_FUSE)) { |
| 1133 | if (enet_fused((ulong)priv->eth)) { |
| 1134 | printf("SoC fuse indicates Ethernet@0x%lx is unavailable.\n", (ulong)priv->eth); |
| 1135 | return -ENODEV; |
| 1136 | } |
| 1137 | } |
| 1138 | |
Anatolij Gustschin | 58ec4d3 | 2018-10-18 16:15:11 +0200 | [diff] [blame] | 1139 | if (IS_ENABLED(CONFIG_IMX8)) { |
| 1140 | ret = clk_get_by_name(dev, "ipg", &priv->ipg_clk); |
| 1141 | if (ret < 0) { |
| 1142 | debug("Can't get FEC ipg clk: %d\n", ret); |
| 1143 | return ret; |
| 1144 | } |
| 1145 | ret = clk_enable(&priv->ipg_clk); |
| 1146 | if (ret < 0) { |
| 1147 | debug("Can't enable FEC ipg clk: %d\n", ret); |
| 1148 | return ret; |
| 1149 | } |
| 1150 | |
| 1151 | priv->clk_rate = clk_get_rate(&priv->ipg_clk); |
Peng Fan | 673f659 | 2019-10-25 09:48:02 +0000 | [diff] [blame] | 1152 | } else if (CONFIG_IS_ENABLED(CLK_CCF)) { |
| 1153 | ret = clk_get_by_name(dev, "ipg", &priv->ipg_clk); |
| 1154 | if (ret < 0) { |
| 1155 | debug("Can't get FEC ipg clk: %d\n", ret); |
| 1156 | return ret; |
| 1157 | } |
| 1158 | ret = clk_enable(&priv->ipg_clk); |
| 1159 | if(ret) |
| 1160 | return ret; |
| 1161 | |
| 1162 | ret = clk_get_by_name(dev, "ahb", &priv->ahb_clk); |
| 1163 | if (ret < 0) { |
| 1164 | debug("Can't get FEC ahb clk: %d\n", ret); |
| 1165 | return ret; |
| 1166 | } |
| 1167 | ret = clk_enable(&priv->ahb_clk); |
| 1168 | if (ret) |
| 1169 | return ret; |
| 1170 | |
| 1171 | ret = clk_get_by_name(dev, "enet_out", &priv->clk_enet_out); |
| 1172 | if (!ret) { |
| 1173 | ret = clk_enable(&priv->clk_enet_out); |
| 1174 | if (ret) |
| 1175 | return ret; |
| 1176 | } |
| 1177 | |
| 1178 | ret = clk_get_by_name(dev, "enet_clk_ref", &priv->clk_ref); |
| 1179 | if (!ret) { |
| 1180 | ret = clk_enable(&priv->clk_ref); |
| 1181 | if (ret) |
| 1182 | return ret; |
| 1183 | } |
| 1184 | |
| 1185 | ret = clk_get_by_name(dev, "ptp", &priv->clk_ptp); |
| 1186 | if (!ret) { |
| 1187 | ret = clk_enable(&priv->clk_ptp); |
| 1188 | if (ret) |
| 1189 | return ret; |
| 1190 | } |
| 1191 | |
| 1192 | priv->clk_rate = clk_get_rate(&priv->ipg_clk); |
Anatolij Gustschin | 58ec4d3 | 2018-10-18 16:15:11 +0200 | [diff] [blame] | 1193 | } |
| 1194 | |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 1195 | ret = fec_alloc_descs(priv); |
| 1196 | if (ret) |
| 1197 | return ret; |
| 1198 | |
Martin Fuzzey | ad8c43c | 2018-10-04 19:59:20 +0200 | [diff] [blame] | 1199 | #ifdef CONFIG_DM_REGULATOR |
| 1200 | if (priv->phy_supply) { |
Adam Ford | 8f1a5ac | 2019-01-15 11:26:48 -0600 | [diff] [blame] | 1201 | ret = regulator_set_enable(priv->phy_supply, true); |
Martin Fuzzey | ad8c43c | 2018-10-04 19:59:20 +0200 | [diff] [blame] | 1202 | if (ret) { |
| 1203 | printf("%s: Error enabling phy supply\n", dev->name); |
| 1204 | return ret; |
| 1205 | } |
| 1206 | } |
| 1207 | #endif |
| 1208 | |
Simon Glass | bcee8d6 | 2019-12-06 21:41:35 -0700 | [diff] [blame] | 1209 | #if CONFIG_IS_ENABLED(DM_GPIO) |
Michael Trimarchi | efd0b79 | 2018-06-17 15:22:39 +0200 | [diff] [blame] | 1210 | fec_gpio_reset(priv); |
| 1211 | #endif |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 1212 | /* Reset chip. */ |
Jagan Teki | 567173a | 2016-12-06 00:00:50 +0100 | [diff] [blame] | 1213 | writel(readl(&priv->eth->ecntrl) | FEC_ECNTRL_RESET, |
| 1214 | &priv->eth->ecntrl); |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 1215 | start = get_timer(0); |
| 1216 | while (readl(&priv->eth->ecntrl) & FEC_ECNTRL_RESET) { |
| 1217 | if (get_timer(start) > (CONFIG_SYS_HZ * 5)) { |
Vagrant Cascadian | f697add | 2021-12-21 13:06:57 -0800 | [diff] [blame] | 1218 | printf("FEC MXC: Timeout resetting chip\n"); |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 1219 | goto err_timeout; |
| 1220 | } |
| 1221 | udelay(10); |
| 1222 | } |
| 1223 | |
| 1224 | fec_reg_setup(priv); |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 1225 | |
Simon Glass | 8b85dfc | 2020-12-16 21:20:07 -0700 | [diff] [blame] | 1226 | priv->dev_id = dev_seq(dev); |
Ye Li | 6a895d0 | 2020-05-03 22:41:15 +0800 | [diff] [blame] | 1227 | |
| 1228 | #ifdef CONFIG_DM_ETH_PHY |
| 1229 | bus = eth_phy_get_mdio_bus(dev); |
Peng Fan | fbada48 | 2018-03-28 20:54:14 +0800 | [diff] [blame] | 1230 | #endif |
Ye Li | 6a895d0 | 2020-05-03 22:41:15 +0800 | [diff] [blame] | 1231 | |
| 1232 | if (!bus) { |
Sean Anderson | cd43591 | 2021-04-15 13:06:09 -0400 | [diff] [blame] | 1233 | dm_mii_bus = false; |
Ye Li | 6a895d0 | 2020-05-03 22:41:15 +0800 | [diff] [blame] | 1234 | #ifdef CONFIG_FEC_MXC_MDIO_BASE |
Simon Glass | 8b85dfc | 2020-12-16 21:20:07 -0700 | [diff] [blame] | 1235 | bus = fec_get_miibus((ulong)CONFIG_FEC_MXC_MDIO_BASE, |
| 1236 | dev_seq(dev)); |
Ye Li | 6a895d0 | 2020-05-03 22:41:15 +0800 | [diff] [blame] | 1237 | #else |
Simon Glass | 8b85dfc | 2020-12-16 21:20:07 -0700 | [diff] [blame] | 1238 | bus = fec_get_miibus((ulong)priv->eth, dev_seq(dev)); |
Ye Li | 6a895d0 | 2020-05-03 22:41:15 +0800 | [diff] [blame] | 1239 | #endif |
| 1240 | } |
Lothar Waßmann | 306dd7d | 2017-06-27 15:23:16 +0200 | [diff] [blame] | 1241 | if (!bus) { |
| 1242 | ret = -ENOMEM; |
| 1243 | goto err_mii; |
| 1244 | } |
| 1245 | |
Ye Li | 6a895d0 | 2020-05-03 22:41:15 +0800 | [diff] [blame] | 1246 | #ifdef CONFIG_DM_ETH_PHY |
| 1247 | eth_phy_set_mdio_bus(dev, bus); |
| 1248 | #endif |
| 1249 | |
Lothar Waßmann | 306dd7d | 2017-06-27 15:23:16 +0200 | [diff] [blame] | 1250 | priv->bus = bus; |
Lothar Waßmann | 306dd7d | 2017-06-27 15:23:16 +0200 | [diff] [blame] | 1251 | priv->interface = pdata->phy_interface; |
Martin Fuzzey | 0126c64 | 2018-10-04 19:59:21 +0200 | [diff] [blame] | 1252 | switch (priv->interface) { |
| 1253 | case PHY_INTERFACE_MODE_MII: |
| 1254 | priv->xcv_type = MII100; |
| 1255 | break; |
| 1256 | case PHY_INTERFACE_MODE_RMII: |
| 1257 | priv->xcv_type = RMII; |
| 1258 | break; |
| 1259 | case PHY_INTERFACE_MODE_RGMII: |
| 1260 | case PHY_INTERFACE_MODE_RGMII_ID: |
| 1261 | case PHY_INTERFACE_MODE_RGMII_RXID: |
| 1262 | case PHY_INTERFACE_MODE_RGMII_TXID: |
| 1263 | priv->xcv_type = RGMII; |
| 1264 | break; |
| 1265 | default: |
Tom Rini | 08f1d58 | 2022-03-11 09:12:10 -0500 | [diff] [blame] | 1266 | priv->xcv_type = MII100; |
| 1267 | printf("Unsupported interface type %d defaulting to MII100\n", |
| 1268 | priv->interface); |
Martin Fuzzey | 0126c64 | 2018-10-04 19:59:21 +0200 | [diff] [blame] | 1269 | break; |
| 1270 | } |
| 1271 | |
Lothar Waßmann | 306dd7d | 2017-06-27 15:23:16 +0200 | [diff] [blame] | 1272 | ret = fec_phy_init(priv, dev); |
| 1273 | if (ret) |
| 1274 | goto err_phy; |
| 1275 | |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 1276 | return 0; |
| 1277 | |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 1278 | err_phy: |
Sean Anderson | cd43591 | 2021-04-15 13:06:09 -0400 | [diff] [blame] | 1279 | if (!dm_mii_bus) { |
| 1280 | mdio_unregister(bus); |
| 1281 | free(bus); |
| 1282 | } |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 1283 | err_mii: |
Ye Li | 2087eac | 2018-03-28 20:54:16 +0800 | [diff] [blame] | 1284 | err_timeout: |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 1285 | fec_free_descs(priv); |
| 1286 | return ret; |
| 1287 | } |
| 1288 | |
| 1289 | static int fecmxc_remove(struct udevice *dev) |
| 1290 | { |
| 1291 | struct fec_priv *priv = dev_get_priv(dev); |
| 1292 | |
| 1293 | free(priv->phydev); |
| 1294 | fec_free_descs(priv); |
| 1295 | mdio_unregister(priv->bus); |
| 1296 | mdio_free(priv->bus); |
| 1297 | |
Martin Fuzzey | ad8c43c | 2018-10-04 19:59:20 +0200 | [diff] [blame] | 1298 | #ifdef CONFIG_DM_REGULATOR |
| 1299 | if (priv->phy_supply) |
| 1300 | regulator_set_enable(priv->phy_supply, false); |
| 1301 | #endif |
| 1302 | |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 1303 | return 0; |
| 1304 | } |
| 1305 | |
Simon Glass | d1998a9 | 2020-12-03 16:55:21 -0700 | [diff] [blame] | 1306 | static int fecmxc_of_to_plat(struct udevice *dev) |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 1307 | { |
Michael Trimarchi | efd0b79 | 2018-06-17 15:22:39 +0200 | [diff] [blame] | 1308 | int ret = 0; |
Simon Glass | c69cda2 | 2020-12-03 16:55:20 -0700 | [diff] [blame] | 1309 | struct eth_pdata *pdata = dev_get_plat(dev); |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 1310 | struct fec_priv *priv = dev_get_priv(dev); |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 1311 | |
Masahiro Yamada | 2548493 | 2020-07-17 14:36:48 +0900 | [diff] [blame] | 1312 | pdata->iobase = dev_read_addr(dev); |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 1313 | priv->eth = (struct ethernet_regs *)pdata->iobase; |
| 1314 | |
Marek Behún | 123ca11 | 2022-04-07 00:33:01 +0200 | [diff] [blame] | 1315 | pdata->phy_interface = dev_read_phy_mode(dev); |
Marek Behún | ffb0f6f | 2022-04-07 00:33:03 +0200 | [diff] [blame] | 1316 | if (pdata->phy_interface == PHY_INTERFACE_MODE_NA) |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 1317 | return -EINVAL; |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 1318 | |
Martin Fuzzey | ad8c43c | 2018-10-04 19:59:20 +0200 | [diff] [blame] | 1319 | #ifdef CONFIG_DM_REGULATOR |
| 1320 | device_get_supply_regulator(dev, "phy-supply", &priv->phy_supply); |
| 1321 | #endif |
| 1322 | |
Simon Glass | bcee8d6 | 2019-12-06 21:41:35 -0700 | [diff] [blame] | 1323 | #if CONFIG_IS_ENABLED(DM_GPIO) |
Michael Trimarchi | efd0b79 | 2018-06-17 15:22:39 +0200 | [diff] [blame] | 1324 | ret = gpio_request_by_name(dev, "phy-reset-gpios", 0, |
Tim Harvey | 4223fb0 | 2022-03-01 12:15:01 -0800 | [diff] [blame] | 1325 | &priv->phy_reset_gpio, GPIOD_IS_OUT | GPIOD_IS_OUT_ACTIVE); |
Martin Fuzzey | 331fcab | 2018-10-04 19:59:19 +0200 | [diff] [blame] | 1326 | if (ret < 0) |
| 1327 | return 0; /* property is optional, don't return error! */ |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 1328 | |
Martin Fuzzey | 331fcab | 2018-10-04 19:59:19 +0200 | [diff] [blame] | 1329 | priv->reset_delay = dev_read_u32_default(dev, "phy-reset-duration", 1); |
Michael Trimarchi | efd0b79 | 2018-06-17 15:22:39 +0200 | [diff] [blame] | 1330 | if (priv->reset_delay > 1000) { |
Martin Fuzzey | 331fcab | 2018-10-04 19:59:19 +0200 | [diff] [blame] | 1331 | printf("FEC MXC: phy reset duration should be <= 1000ms\n"); |
| 1332 | /* property value wrong, use default value */ |
| 1333 | priv->reset_delay = 1; |
Michael Trimarchi | efd0b79 | 2018-06-17 15:22:39 +0200 | [diff] [blame] | 1334 | } |
Andrejs Cainikovs | 31d4045 | 2019-03-01 13:27:59 +0000 | [diff] [blame] | 1335 | |
| 1336 | priv->reset_post_delay = dev_read_u32_default(dev, |
| 1337 | "phy-reset-post-delay", |
| 1338 | 0); |
| 1339 | if (priv->reset_post_delay > 1000) { |
| 1340 | printf("FEC MXC: phy reset post delay should be <= 1000ms\n"); |
| 1341 | /* property value wrong, use default value */ |
| 1342 | priv->reset_post_delay = 0; |
| 1343 | } |
Michael Trimarchi | efd0b79 | 2018-06-17 15:22:39 +0200 | [diff] [blame] | 1344 | #endif |
| 1345 | |
Martin Fuzzey | 331fcab | 2018-10-04 19:59:19 +0200 | [diff] [blame] | 1346 | return 0; |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 1347 | } |
| 1348 | |
| 1349 | static const struct udevice_id fecmxc_ids[] = { |
Lukasz Majewski | 7782f4e | 2019-06-19 17:31:03 +0200 | [diff] [blame] | 1350 | { .compatible = "fsl,imx28-fec" }, |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 1351 | { .compatible = "fsl,imx6q-fec" }, |
Peng Fan | 979e0fc | 2018-03-28 20:54:15 +0800 | [diff] [blame] | 1352 | { .compatible = "fsl,imx6sl-fec" }, |
| 1353 | { .compatible = "fsl,imx6sx-fec" }, |
| 1354 | { .compatible = "fsl,imx6ul-fec" }, |
Lukasz Majewski | 948239e | 2018-04-15 21:54:22 +0200 | [diff] [blame] | 1355 | { .compatible = "fsl,imx53-fec" }, |
Anatolij Gustschin | 58ec4d3 | 2018-10-18 16:15:11 +0200 | [diff] [blame] | 1356 | { .compatible = "fsl,imx7d-fec" }, |
Lukasz Majewski | 27589e7 | 2019-02-13 22:46:38 +0100 | [diff] [blame] | 1357 | { .compatible = "fsl,mvf600-fec" }, |
Peng Fan | 09de565 | 2022-07-26 16:41:12 +0800 | [diff] [blame] | 1358 | { .compatible = "fsl,imx93-fec" }, |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 1359 | { } |
| 1360 | }; |
| 1361 | |
| 1362 | U_BOOT_DRIVER(fecmxc_gem) = { |
| 1363 | .name = "fecmxc", |
| 1364 | .id = UCLASS_ETH, |
| 1365 | .of_match = fecmxc_ids, |
Simon Glass | d1998a9 | 2020-12-03 16:55:21 -0700 | [diff] [blame] | 1366 | .of_to_plat = fecmxc_of_to_plat, |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 1367 | .probe = fecmxc_probe, |
| 1368 | .remove = fecmxc_remove, |
| 1369 | .ops = &fecmxc_ops, |
Simon Glass | 41575d8 | 2020-12-03 16:55:17 -0700 | [diff] [blame] | 1370 | .priv_auto = sizeof(struct fec_priv), |
Simon Glass | caa4daa | 2020-12-03 16:55:18 -0700 | [diff] [blame] | 1371 | .plat_auto = sizeof(struct eth_pdata), |
Jagan Teki | 60752ca | 2016-12-06 00:00:49 +0100 | [diff] [blame] | 1372 | }; |