blob: 4e2e1a834d890bbc1366ebaf878ad376cb0b5043 [file] [log] [blame]
stroesed4629c82003-05-23 11:30:39 +00001/*
2 * (C) Copyright 2001-2003
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405GP 1 /* This is a PPC405 CPU */
wdenkc837dcb2004-01-20 23:12:12 +000037#define CONFIG_4xx 1 /* ...member of PPC4xx family */
stroesed4629c82003-05-23 11:30:39 +000038#define CONFIG_CPCI405 1 /* ...on a CPCI405 board */
wdenkc837dcb2004-01-20 23:12:12 +000039#define CONFIG_CPCI405_VER2 1 /* ...version 2 */
40#define CONFIG_CPCI405AB 1 /* ...and special AB version */
stroesed4629c82003-05-23 11:30:39 +000041
wdenkc837dcb2004-01-20 23:12:12 +000042#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
stroesed4629c82003-05-23 11:30:39 +000043
stroesea20b27a2004-12-16 18:05:42 +000044#define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
stroesed4629c82003-05-23 11:30:39 +000045
46#define CONFIG_BAUDRATE 9600
47#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
48
stroesed4629c82003-05-23 11:30:39 +000049#undef CONFIG_BOOTARGS
stroesea20b27a2004-12-16 18:05:42 +000050#undef CONFIG_BOOTCOMMAND
51
52#define CONFIG_PREBOOT /* enable preboot variable */
stroesed4629c82003-05-23 11:30:39 +000053
wdenkc837dcb2004-01-20 23:12:12 +000054#undef CONFIG_LOADS_ECHO /* echo on for serial download */
stroesed4629c82003-05-23 11:30:39 +000055#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
56
57#define CONFIG_MII 1 /* MII PHY management */
wdenkc837dcb2004-01-20 23:12:12 +000058#define CONFIG_PHY_ADDR 0 /* PHY address */
stroesea20b27a2004-12-16 18:05:42 +000059#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
Matthias Fuchs6f35c532007-06-24 17:41:21 +020060#define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */
61
62#define CONFIG_NET_MULTI 1
63#undef CONFIG_HAS_ETH1
stroesed4629c82003-05-23 11:30:39 +000064
65#define CONFIG_RTC_M48T35A 1 /* ST Electronics M48 timekeeper */
66
wdenkc837dcb2004-01-20 23:12:12 +000067#define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | \
stroesefe389a82003-08-28 14:17:32 +000068 CONFIG_BOOTP_DNS | \
69 CONFIG_BOOTP_DNS2 | \
70 CONFIG_BOOTP_SEND_HOSTNAME )
stroesed4629c82003-05-23 11:30:39 +000071
72#define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
73 CFG_CMD_DHCP | \
74 CFG_CMD_PCI | \
75 CFG_CMD_IRQ | \
76 CFG_CMD_IDE | \
stroesea20b27a2004-12-16 18:05:42 +000077 CFG_CMD_FAT | \
stroesed4629c82003-05-23 11:30:39 +000078 CFG_CMD_ELF | \
79 CFG_CMD_DATE | \
80 CFG_CMD_JFFS2 | \
81 CFG_CMD_I2C | \
82 CFG_CMD_MII | \
stroesea0e135b2003-06-24 14:30:28 +000083 CFG_CMD_PING | \
wdenkc837dcb2004-01-20 23:12:12 +000084 CFG_CMD_EEPROM )
stroesed4629c82003-05-23 11:30:39 +000085
86#define CONFIG_MAC_PARTITION
87#define CONFIG_DOS_PARTITION
88
stroesea20b27a2004-12-16 18:05:42 +000089#define CONFIG_SUPPORT_VFAT
90
stroesed4629c82003-05-23 11:30:39 +000091/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
92#include <cmd_confdefs.h>
93
Bartlomiej Siekaaddb2e12006-03-05 18:57:33 +010094#define CFG_NAND_LEGACY
95
96
wdenkc837dcb2004-01-20 23:12:12 +000097#undef CONFIG_WATCHDOG /* watchdog disabled */
stroesed4629c82003-05-23 11:30:39 +000098
wdenkc837dcb2004-01-20 23:12:12 +000099#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
stroesed4629c82003-05-23 11:30:39 +0000100
101/*
102 * Miscellaneous configurable options
103 */
104#define CFG_LONGHELP /* undef to save memory */
105#define CFG_PROMPT "=> " /* Monitor Command Prompt */
106
107#undef CFG_HUSH_PARSER /* use "hush" command parser */
108#ifdef CFG_HUSH_PARSER
wdenkc837dcb2004-01-20 23:12:12 +0000109#define CFG_PROMPT_HUSH_PS2 "> "
stroesed4629c82003-05-23 11:30:39 +0000110#endif
111
112#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
wdenkc837dcb2004-01-20 23:12:12 +0000113#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
stroesed4629c82003-05-23 11:30:39 +0000114#else
wdenkc837dcb2004-01-20 23:12:12 +0000115#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
stroesed4629c82003-05-23 11:30:39 +0000116#endif
117#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
118#define CFG_MAXARGS 16 /* max number of command args */
119#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
120
wdenkc837dcb2004-01-20 23:12:12 +0000121#define CFG_DEVICE_NULLDEV 1 /* include nulldev device */
stroesed4629c82003-05-23 11:30:39 +0000122
wdenkc837dcb2004-01-20 23:12:12 +0000123#define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
stroesed4629c82003-05-23 11:30:39 +0000124
125#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
126#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
127
wdenkc837dcb2004-01-20 23:12:12 +0000128#undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
129#define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
130#define CFG_BASE_BAUD 691200
stroesed4629c82003-05-23 11:30:39 +0000131
132/* The following table includes the supported baudrates */
wdenkc837dcb2004-01-20 23:12:12 +0000133#define CFG_BAUDRATE_TABLE \
wdenk8bde7f72003-06-27 21:31:46 +0000134 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
135 57600, 115200, 230400, 460800, 921600 }
stroesed4629c82003-05-23 11:30:39 +0000136
137#define CFG_LOAD_ADDR 0x100000 /* default load address */
138#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
139
wdenkc837dcb2004-01-20 23:12:12 +0000140#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
stroesed4629c82003-05-23 11:30:39 +0000141
142#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
143
wdenkc837dcb2004-01-20 23:12:12 +0000144#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
stroesed4629c82003-05-23 11:30:39 +0000145
wdenkc837dcb2004-01-20 23:12:12 +0000146#define CFG_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
stroese53cf9432003-06-05 15:39:44 +0000147
stroesed4629c82003-05-23 11:30:39 +0000148/*-----------------------------------------------------------------------
149 * PCI stuff
150 *-----------------------------------------------------------------------
151 */
wdenkc837dcb2004-01-20 23:12:12 +0000152#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
153#define PCI_HOST_FORCE 1 /* configure as pci host */
154#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
stroesed4629c82003-05-23 11:30:39 +0000155
wdenkc837dcb2004-01-20 23:12:12 +0000156#define CONFIG_PCI /* include pci support */
157#define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
158#define CONFIG_PCI_PNP /* do pci plug-and-play */
159 /* resource configuration */
stroesed4629c82003-05-23 11:30:39 +0000160
wdenkc837dcb2004-01-20 23:12:12 +0000161#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
stroesed4629c82003-05-23 11:30:39 +0000162
stroesea20b27a2004-12-16 18:05:42 +0000163#define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
164
wdenkc837dcb2004-01-20 23:12:12 +0000165#define CONFIG_PCI_BOOTDELAY 0 /* enable pci bootdelay variable*/
stroesed4629c82003-05-23 11:30:39 +0000166
wdenkc837dcb2004-01-20 23:12:12 +0000167#define CFG_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
168#define CFG_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
169#define CFG_PCI_SUBSYS_DEVICEID2 0x0406 /* PCI Device ID: CPCI-405-A */
170#define CFG_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
Stefan Roese2076d0a2006-01-18 20:03:15 +0100171#define CFG_PCI_PTM1LA (bd->bi_memstart) /* point to sdram */
172#define CFG_PCI_PTM1MS (~(bd->bi_memsize - 1) | 1) /* memsize, enable hard-wired to 1 */
wdenkc837dcb2004-01-20 23:12:12 +0000173#define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
174#define CFG_PCI_PTM2LA 0xffc00000 /* point to flash */
175#define CFG_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
176#define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
stroesed4629c82003-05-23 11:30:39 +0000177
178/*-----------------------------------------------------------------------
179 * IDE/ATA stuff
180 *-----------------------------------------------------------------------
181 */
wdenkc837dcb2004-01-20 23:12:12 +0000182#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
183#undef CONFIG_IDE_LED /* no led for ide supported */
stroesed4629c82003-05-23 11:30:39 +0000184#define CONFIG_IDE_RESET 1 /* reset for ide supported */
185
wdenkc837dcb2004-01-20 23:12:12 +0000186#define CFG_IDE_MAXBUS 1 /* max. 1 IDE busses */
187#define CFG_IDE_MAXDEVICE (CFG_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */
stroesed4629c82003-05-23 11:30:39 +0000188
wdenkc837dcb2004-01-20 23:12:12 +0000189#define CFG_ATA_BASE_ADDR 0xF0100000
190#define CFG_ATA_IDE0_OFFSET 0x0000
stroesed4629c82003-05-23 11:30:39 +0000191
192#define CFG_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
wdenkc837dcb2004-01-20 23:12:12 +0000193#define CFG_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses */
stroesed4629c82003-05-23 11:30:39 +0000194#define CFG_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */
195
196/*-----------------------------------------------------------------------
197 * Start addresses for the final memory configuration
198 * (Set up by the startup code)
199 * Please note that CFG_SDRAM_BASE _must_ start at 0
200 */
201#define CFG_SDRAM_BASE 0x00000000
202#define CFG_FLASH_BASE 0xFFFC0000
203#define CFG_MONITOR_BASE CFG_FLASH_BASE
204#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
stroese53cf9432003-06-05 15:39:44 +0000205#define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
stroesed4629c82003-05-23 11:30:39 +0000206
207/*
208 * For booting Linux, the board info and command line data
209 * have to be in the first 8 MB of memory, since this is
210 * the maximum mapped by the Linux kernel during initialization.
211 */
212#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
213/*-----------------------------------------------------------------------
214 * FLASH organization
215 */
216#define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
217#define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
218
219#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
220#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
221
wdenkc837dcb2004-01-20 23:12:12 +0000222#define CFG_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
223#define CFG_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
224#define CFG_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
stroesed4629c82003-05-23 11:30:39 +0000225/*
226 * The following defines are added for buggy IOP480 byte interface.
227 * All other boards should use the standard values (CPCI405 etc.)
228 */
wdenkc837dcb2004-01-20 23:12:12 +0000229#define CFG_FLASH_READ0 0x0000 /* 0 is standard */
230#define CFG_FLASH_READ1 0x0001 /* 1 is standard */
231#define CFG_FLASH_READ2 0x0002 /* 2 is standard */
stroesed4629c82003-05-23 11:30:39 +0000232
wdenkc837dcb2004-01-20 23:12:12 +0000233#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
stroesed4629c82003-05-23 11:30:39 +0000234
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200235/*
236 * JFFS2 partitions
237 */
238/* No command line, one static partition */
239#undef CONFIG_JFFS2_CMDLINE
240#define CONFIG_JFFS2_DEV "nor0"
241#define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
242#define CONFIG_JFFS2_PART_OFFSET 0x00000000
243
244/* mtdparts command line support */
245
246/* Use first bank for JFFS2, second bank contains U-Boot.
247 *
248 * Note: fake mtd_id's used, no linux mtd map file.
249 */
250/*
251#define CONFIG_JFFS2_CMDLINE
252#define MTDIDS_DEFAULT "nor0=cpci405ab-0"
253#define MTDPARTS_DEFAULT "mtdparts=cpci405ab-0:-(jffs2)"
254*/
stroesed4629c82003-05-23 11:30:39 +0000255
stroesed4629c82003-05-23 11:30:39 +0000256/*-----------------------------------------------------------------------
stroese2853d292003-09-12 08:53:54 +0000257 * I2C EEPROM (CAT24WC32) for environment
stroesed4629c82003-05-23 11:30:39 +0000258 */
259#define CONFIG_HARD_I2C /* I2c with hardware support */
stroesea20b27a2004-12-16 18:05:42 +0000260#define CFG_I2C_SPEED 100000 /* I2C speed and slave address */
stroesed4629c82003-05-23 11:30:39 +0000261#define CFG_I2C_SLAVE 0x7F
262
stroese2853d292003-09-12 08:53:54 +0000263#define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC32 */
wdenkc837dcb2004-01-20 23:12:12 +0000264#define CFG_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */
265/* mask of address bits that overflow into the "EEPROM chip address" */
stroese2853d292003-09-12 08:53:54 +0000266#define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x01
stroesea20b27a2004-12-16 18:05:42 +0000267#define CFG_I2C_MULTI_EEPROMS 1 /* more than one eeprom used! */
stroese2853d292003-09-12 08:53:54 +0000268#define CFG_EEPROM_PAGE_WRITE_BITS 5 /* The Catalyst CAT24WC32 has */
269 /* 32 byte page write mode using*/
wdenkc837dcb2004-01-20 23:12:12 +0000270 /* last 5 bits of the address */
stroesed4629c82003-05-23 11:30:39 +0000271#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
272#define CFG_EEPROM_PAGE_WRITE_ENABLE
273
stroese2853d292003-09-12 08:53:54 +0000274/* Use EEPROM for environment variables */
275
wdenkc837dcb2004-01-20 23:12:12 +0000276#define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
277#define CFG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
278#define CFG_ENV_SIZE 0x800 /* 2048 bytes may be used for env vars*/
stroese2853d292003-09-12 08:53:54 +0000279 /* total size of a CAT24WC32 is 4096 bytes */
280
281#define CFG_NVRAM_BASE_ADDR 0xf0200000 /* NVRAM base address */
282#define CFG_NVRAM_SIZE (32*1024) /* NVRAM size */
stroesea20b27a2004-12-16 18:05:42 +0000283#define CFG_VXWORKS_MAC_PTR (CFG_NVRAM_BASE_ADDR+0x6900) /* VxWorks eth-addr*/
stroese2853d292003-09-12 08:53:54 +0000284
stroesed4629c82003-05-23 11:30:39 +0000285/*-----------------------------------------------------------------------
286 * Cache Configuration
287 */
Wolfgang Denk0c8721a2005-09-23 11:05:55 +0200288#define CFG_DCACHE_SIZE 16384 /* For AMCC 405 CPUs, older 405 ppc's */
wdenkc837dcb2004-01-20 23:12:12 +0000289 /* have only 8kB, 16kB is save here */
stroesed4629c82003-05-23 11:30:39 +0000290#define CFG_CACHELINE_SIZE 32 /* ... */
291#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
292#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
293#endif
294
295/*
296 * Init Memory Controller:
297 *
298 * BR0/1 and OR0/1 (FLASH)
299 */
300
301#define FLASH_BASE0_PRELIM 0xFF800000 /* FLASH bank #0 */
302#define FLASH_BASE1_PRELIM 0xFFC00000 /* FLASH bank #1 */
303
304/*-----------------------------------------------------------------------
305 * External Bus Controller (EBC) Setup
306 */
307
wdenkc837dcb2004-01-20 23:12:12 +0000308/* Memory Bank 0 (Flash Bank 0) initialization */
309#define CFG_EBC_PB0AP 0x92015480
310#define CFG_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
stroesed4629c82003-05-23 11:30:39 +0000311
wdenkc837dcb2004-01-20 23:12:12 +0000312/* Memory Bank 1 (Flash Bank 1) initialization */
313#define CFG_EBC_PB1AP 0x92015480
314#define CFG_EBC_PB1CR 0xFF85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=16bit */
stroesed4629c82003-05-23 11:30:39 +0000315
wdenkc837dcb2004-01-20 23:12:12 +0000316/* Memory Bank 2 (CAN0, 1) initialization */
317#define CFG_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
318#define CFG_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
319#define CFG_LED_ADDR 0xF0000380
stroesed4629c82003-05-23 11:30:39 +0000320
wdenkc837dcb2004-01-20 23:12:12 +0000321/* Memory Bank 3 (CompactFlash IDE) initialization */
322#define CFG_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
323#define CFG_EBC_PB3CR 0xF011A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
stroesed4629c82003-05-23 11:30:39 +0000324
wdenkc837dcb2004-01-20 23:12:12 +0000325/* Memory Bank 4 (NVRAM/RTC) initialization */
326/*#define CFG_EBC_PB4AP 0x01805280 / * TWT=3,WBN=1,WBF=1,TH=1,SOR=1 */
327#define CFG_EBC_PB4AP 0x01805680 /* TWT=3,WBN=1,WBF=1,TH=3,SOR=1 */
328#define CFG_EBC_PB4CR 0xF0218000 /* BAS=0xF02,BS=1MB,BU=R/W,BW=8bit */
stroesed4629c82003-05-23 11:30:39 +0000329
wdenkc837dcb2004-01-20 23:12:12 +0000330/* Memory Bank 5 (optional Quart) initialization */
331#define CFG_EBC_PB5AP 0x04005B80 /* TWT=8,WBN=1,WBF=1,TH=5,RE=1,SOR=1*/
332#define CFG_EBC_PB5CR 0xF0318000 /* BAS=0xF03,BS=1MB,BU=R/W,BW=8bit */
stroesed4629c82003-05-23 11:30:39 +0000333
wdenkc837dcb2004-01-20 23:12:12 +0000334/* Memory Bank 6 (FPGA internal) initialization */
335#define CFG_EBC_PB6AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
336#define CFG_EBC_PB6CR 0xF041A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
337#define CFG_FPGA_BASE_ADDR 0xF0400000
stroesed4629c82003-05-23 11:30:39 +0000338
339/*-----------------------------------------------------------------------
340 * FPGA stuff
341 */
342/* FPGA internal regs */
wdenkc837dcb2004-01-20 23:12:12 +0000343#define CFG_FPGA_MODE 0x00
344#define CFG_FPGA_STATUS 0x02
345#define CFG_FPGA_TS 0x04
346#define CFG_FPGA_TS_LOW 0x06
347#define CFG_FPGA_TS_CAP0 0x10
348#define CFG_FPGA_TS_CAP0_LOW 0x12
349#define CFG_FPGA_TS_CAP1 0x14
350#define CFG_FPGA_TS_CAP1_LOW 0x16
351#define CFG_FPGA_TS_CAP2 0x18
352#define CFG_FPGA_TS_CAP2_LOW 0x1a
353#define CFG_FPGA_TS_CAP3 0x1c
354#define CFG_FPGA_TS_CAP3_LOW 0x1e
stroesed4629c82003-05-23 11:30:39 +0000355
356/* FPGA Mode Reg */
wdenkc837dcb2004-01-20 23:12:12 +0000357#define CFG_FPGA_MODE_CF_RESET 0x0001
stroesed4629c82003-05-23 11:30:39 +0000358#define CFG_FPGA_MODE_DUART_RESET 0x0002
359#define CFG_FPGA_MODE_ENABLE_OUTPUT 0x0004 /* only set on CPCI-405 Ver 3 */
stroesea20b27a2004-12-16 18:05:42 +0000360#define CFG_FPGA_MODE_1WIRE_DIR 0x0100 /* dir=1 -> output */
361#define CFG_FPGA_MODE_SIM_OK_DIR 0x0200
362#define CFG_FPGA_MODE_TESTRIG_FAIL_DIR 0x0400
363#define CFG_FPGA_MODE_1WIRE 0x1000
364#define CFG_FPGA_MODE_SIM_OK 0x2000 /* wired-or net from all devices */
365#define CFG_FPGA_MODE_TESTRIG_FAIL 0x4000
stroesed4629c82003-05-23 11:30:39 +0000366
367/* FPGA Status Reg */
stroesea20b27a2004-12-16 18:05:42 +0000368#define CFG_FPGA_STATUS_DIP0 0x0001
369#define CFG_FPGA_STATUS_DIP1 0x0002
370#define CFG_FPGA_STATUS_DIP2 0x0004
371#define CFG_FPGA_STATUS_FLASH 0x0008
372#define CFG_FPGA_STATUS_1WIRE 0x1000
373#define CFG_FPGA_STATUS_SIM_OK 0x2000
stroesed4629c82003-05-23 11:30:39 +0000374
wdenkc837dcb2004-01-20 23:12:12 +0000375#define CFG_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
376#define CFG_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S30 */
stroesed4629c82003-05-23 11:30:39 +0000377
378/* FPGA program pin configuration */
wdenkc837dcb2004-01-20 23:12:12 +0000379#define CFG_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
380#define CFG_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
381#define CFG_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
382#define CFG_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
383#define CFG_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
stroesed4629c82003-05-23 11:30:39 +0000384
385/*-----------------------------------------------------------------------
386 * Definitions for initial stack pointer and data area (in data cache)
387 */
wdenkc837dcb2004-01-20 23:12:12 +0000388#define CFG_INIT_DCACHE_CS 7 /* use cs # 7 for data cache memory */
stroesed4629c82003-05-23 11:30:39 +0000389
wdenkc837dcb2004-01-20 23:12:12 +0000390#define CFG_INIT_RAM_ADDR 0x40000000 /* use data cache */
391#define CFG_INIT_RAM_END 0x2000 /* End of used area in RAM */
stroesed4629c82003-05-23 11:30:39 +0000392#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
393#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
wdenkc837dcb2004-01-20 23:12:12 +0000394#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
stroesed4629c82003-05-23 11:30:39 +0000395
396
397/*
398 * Internal Definitions
399 *
400 * Boot Flags
401 */
402#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
403#define BOOTFLAG_WARM 0x02 /* Software reboot */
404
405#endif /* __CONFIG_H */