blob: ef666633304517788c4be750fdb000a29cdce998 [file] [log] [blame]
Rafal Jaworowski8993e542007-07-27 14:43:59 +02001/*
2 * (C) Copyright 2007 DENX Software Engineering
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 *
22 */
23
24#include <common.h>
25#include <mpc512x.h>
26#include <asm/bitops.h>
27#include <command.h>
Wolfgang Denke343ab82008-01-13 00:55:47 +010028#include <fdt_support.h>
Rafal Jaworowski8993e542007-07-27 14:43:59 +020029
30/* Clocks in use */
31#define SCCR1_CLOCKS_EN (CLOCK_SCCR1_CFG_EN | \
32 CLOCK_SCCR1_LPC_EN | \
33 CLOCK_SCCR1_PSC_EN(CONFIG_PSC_CONSOLE) | \
34 CLOCK_SCCR1_PSCFIFO_EN | \
35 CLOCK_SCCR1_DDR_EN | \
Wolfgang Denk8d103072008-01-13 23:37:50 +010036 CLOCK_SCCR1_FEC_EN | \
John Rigby5f91db72008-02-26 09:38:14 -070037 CLOCK_SCCR1_PCI_EN | \
Wolfgang Denk8d103072008-01-13 23:37:50 +010038 CLOCK_SCCR1_TPR_EN)
Rafal Jaworowski8993e542007-07-27 14:43:59 +020039
40#define SCCR2_CLOCKS_EN (CLOCK_SCCR2_MEM_EN | \
41 CLOCK_SCCR2_SPDIF_EN | \
York Sun0e1bad42008-05-05 10:20:01 -050042 CLOCK_SCCR2_DIU_EN | \
Rafal Jaworowski8993e542007-07-27 14:43:59 +020043 CLOCK_SCCR2_I2C_EN)
44
45#define CSAW_START(start) ((start) & 0xFFFF0000)
46#define CSAW_STOP(start, size) (((start) + (size) - 1) >> 16)
47
York Sun0e1bad42008-05-05 10:20:01 -050048#define MPC5121_IOCTL_PSC6_0 (0x284/4)
49#define MPC5121_IO_DIU_START (0x288/4)
50#define MPC5121_IO_DIU_END (0x2fc/4)
51
52/* Functional pin muxing */
53#define MPC5121_IO_FUNC1 (0 << 7)
54#define MPC5121_IO_FUNC2 (1 << 7)
55#define MPC5121_IO_FUNC3 (2 << 7)
56#define MPC5121_IO_FUNC4 (3 << 7)
57#define MPC5121_IO_ST (1 << 2)
58#define MPC5121_IO_DS_1 (0)
59#define MPC5121_IO_DS_2 (1)
60#define MPC5121_IO_DS_3 (2)
61#define MPC5121_IO_DS_4 (3)
62
Rafal Jaworowski8993e542007-07-27 14:43:59 +020063long int fixed_sdram(void);
64
65int board_early_init_f (void)
66{
67 volatile immap_t *im = (immap_t *) CFG_IMMR;
York Sun0e1bad42008-05-05 10:20:01 -050068 u32 lpcaw, tmp32;
69 volatile ioctrl512x_t *ioctl = &(im->io_ctrl);
70 int i;
Rafal Jaworowski8993e542007-07-27 14:43:59 +020071
72 /*
73 * Initialize Local Window for the CPLD registers access (CS2 selects
74 * the CPLD chip)
75 */
76 im->sysconf.lpcs2aw = CSAW_START(CFG_CPLD_BASE) |
77 CSAW_STOP(CFG_CPLD_BASE, CFG_CPLD_SIZE);
78 im->lpc.cs_cfg[2] = CFG_CS2_CFG;
79
80 /*
81 * According to MPC5121e RM, configuring local access windows should
82 * be followed by a dummy read of the config register that was
83 * modified last and an isync
84 */
85 lpcaw = im->sysconf.lpcs2aw;
86 __asm__ __volatile__ ("isync");
87
88 /*
89 * Disable Boot NOR FLASH write protect - CPLD Reg 8 NOR FLASH Control
90 *
91 * Without this the flash identification routine fails, as it needs to issue
92 * write commands in order to establish the device ID.
93 */
94 *((volatile u8 *)(CFG_CPLD_BASE + 0x08)) = 0xC1;
95
96 /*
97 * Enable clocks
98 */
99 im->clk.sccr[0] = SCCR1_CLOCKS_EN;
100 im->clk.sccr[1] = SCCR2_CLOCKS_EN;
101
York Sun0e1bad42008-05-05 10:20:01 -0500102 /* Configure DIU clock pin */
103 tmp32 = ioctl->regs[MPC5121_IOCTL_PSC6_0];
104 tmp32 &= ~0x1ff;
105 tmp32 |= MPC5121_IO_FUNC3 | MPC5121_IO_DS_4;
106 ioctl->regs[MPC5121_IOCTL_PSC6_0] = tmp32;
107
108 /* Initialize IO pins (pin mux) for DIU function */
109 for (i = MPC5121_IO_DIU_START; i < MPC5121_IO_DIU_END; i++)
110 ioctl->regs[i] |= (MPC5121_IO_FUNC3 | MPC5121_IO_DS_4);
111
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200112 return 0;
113}
114
Becky Bruce9973e3c2008-06-09 16:03:40 -0500115phys_size_t initdram (int board_type)
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200116{
117 u32 msize = 0;
118
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200119 msize = fixed_sdram ();
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200120
121 return msize;
122}
123
124/*
125 * fixed sdram init -- the board doesn't use memory modules that have serial presence
126 * detect or similar mechanism for discovery of the DRAM settings
127 */
128long int fixed_sdram (void)
129{
130 volatile immap_t *im = (immap_t *) CFG_IMMR;
131 u32 msize = CFG_DDR_SIZE * 1024 * 1024;
132 u32 msize_log2 = __ilog2 (msize);
133 u32 i;
134
135 /* Initialize IO Control */
136 im->io_ctrl.regs[MEM_IDX] = IOCTRL_MUX_DDR;
137
138 /* Initialize DDR Local Window */
139 im->sysconf.ddrlaw.bar = CFG_DDR_BASE & 0xFFFFF000;
140 im->sysconf.ddrlaw.ar = msize_log2 - 1;
141
142 /*
143 * According to MPC5121e RM, configuring local access windows should
144 * be followed by a dummy read of the config register that was
145 * modified last and an isync
Wolfgang Denkb1b54e32007-08-02 21:27:46 +0200146 */
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200147 i = im->sysconf.ddrlaw.ar;
148 __asm__ __volatile__ ("isync");
149
150 /* Enable DDR */
151 im->mddrc.ddr_sys_config = CFG_MDDRC_SYS_CFG_EN;
152
153 /* Initialize DDR Priority Manager */
154 im->mddrc.prioman_config1 = CFG_MDDRCGRP_PM_CFG1;
155 im->mddrc.prioman_config2 = CFG_MDDRCGRP_PM_CFG2;
156 im->mddrc.hiprio_config = CFG_MDDRCGRP_HIPRIO_CFG;
157 im->mddrc.lut_table0_main_upper = CFG_MDDRCGRP_LUT0_MU;
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200158 im->mddrc.lut_table0_main_lower = CFG_MDDRCGRP_LUT0_ML;
Grzegorz Bernacki37e3c622008-01-28 10:15:02 +0100159 im->mddrc.lut_table1_main_upper = CFG_MDDRCGRP_LUT1_MU;
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200160 im->mddrc.lut_table1_main_lower = CFG_MDDRCGRP_LUT1_ML;
Grzegorz Bernacki37e3c622008-01-28 10:15:02 +0100161 im->mddrc.lut_table2_main_upper = CFG_MDDRCGRP_LUT2_MU;
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200162 im->mddrc.lut_table2_main_lower = CFG_MDDRCGRP_LUT2_ML;
Grzegorz Bernacki37e3c622008-01-28 10:15:02 +0100163 im->mddrc.lut_table3_main_upper = CFG_MDDRCGRP_LUT3_MU;
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200164 im->mddrc.lut_table3_main_lower = CFG_MDDRCGRP_LUT3_ML;
Grzegorz Bernacki37e3c622008-01-28 10:15:02 +0100165 im->mddrc.lut_table4_main_upper = CFG_MDDRCGRP_LUT4_MU;
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200166 im->mddrc.lut_table4_main_lower = CFG_MDDRCGRP_LUT4_ML;
167 im->mddrc.lut_table0_alternate_upper = CFG_MDDRCGRP_LUT0_AU;
Wolfgang Denk8d103072008-01-13 23:37:50 +0100168 im->mddrc.lut_table0_alternate_lower = CFG_MDDRCGRP_LUT0_AL;
Grzegorz Bernacki37e3c622008-01-28 10:15:02 +0100169 im->mddrc.lut_table1_alternate_upper = CFG_MDDRCGRP_LUT1_AU;
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200170 im->mddrc.lut_table1_alternate_lower = CFG_MDDRCGRP_LUT1_AL;
Grzegorz Bernacki37e3c622008-01-28 10:15:02 +0100171 im->mddrc.lut_table2_alternate_upper = CFG_MDDRCGRP_LUT2_AU;
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200172 im->mddrc.lut_table2_alternate_lower = CFG_MDDRCGRP_LUT2_AL;
Grzegorz Bernacki37e3c622008-01-28 10:15:02 +0100173 im->mddrc.lut_table3_alternate_upper = CFG_MDDRCGRP_LUT3_AU;
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200174 im->mddrc.lut_table3_alternate_lower = CFG_MDDRCGRP_LUT3_AL;
Grzegorz Bernacki37e3c622008-01-28 10:15:02 +0100175 im->mddrc.lut_table4_alternate_upper = CFG_MDDRCGRP_LUT4_AU;
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200176 im->mddrc.lut_table4_alternate_lower = CFG_MDDRCGRP_LUT4_AL;
177
178 /* Initialize MDDRC */
179 im->mddrc.ddr_sys_config = CFG_MDDRC_SYS_CFG;
180 im->mddrc.ddr_time_config0 = CFG_MDDRC_TIME_CFG0;
181 im->mddrc.ddr_time_config1 = CFG_MDDRC_TIME_CFG1;
182 im->mddrc.ddr_time_config2 = CFG_MDDRC_TIME_CFG2;
183
184 /* Initialize DDR */
185 for (i = 0; i < 10; i++)
186 im->mddrc.ddr_command = CFG_MICRON_NOP;
187
188 im->mddrc.ddr_command = CFG_MICRON_PCHG_ALL;
Grzegorz Bernacki37e3c622008-01-28 10:15:02 +0100189 im->mddrc.ddr_command = CFG_MICRON_NOP;
190 im->mddrc.ddr_command = CFG_MICRON_RFSH;
191 im->mddrc.ddr_command = CFG_MICRON_NOP;
192 im->mddrc.ddr_command = CFG_MICRON_RFSH;
193 im->mddrc.ddr_command = CFG_MICRON_NOP;
194 im->mddrc.ddr_command = CFG_MICRON_INIT_DEV_OP;
195 im->mddrc.ddr_command = CFG_MICRON_NOP;
196 im->mddrc.ddr_command = CFG_MICRON_EM2;
197 im->mddrc.ddr_command = CFG_MICRON_NOP;
198 im->mddrc.ddr_command = CFG_MICRON_PCHG_ALL;
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200199 im->mddrc.ddr_command = CFG_MICRON_EM2;
200 im->mddrc.ddr_command = CFG_MICRON_EM3;
201 im->mddrc.ddr_command = CFG_MICRON_EN_DLL;
Grzegorz Bernacki37e3c622008-01-28 10:15:02 +0100202 im->mddrc.ddr_command = CFG_MICRON_INIT_DEV_OP;
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200203 im->mddrc.ddr_command = CFG_MICRON_PCHG_ALL;
204 im->mddrc.ddr_command = CFG_MICRON_RFSH;
205 im->mddrc.ddr_command = CFG_MICRON_INIT_DEV_OP;
206 im->mddrc.ddr_command = CFG_MICRON_OCD_DEFAULT;
Grzegorz Bernacki37e3c622008-01-28 10:15:02 +0100207 im->mddrc.ddr_command = CFG_MICRON_PCHG_ALL;
208 im->mddrc.ddr_command = CFG_MICRON_NOP;
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200209
210 /* Start MDDRC */
211 im->mddrc.ddr_time_config0 = CFG_MDDRC_TIME_CFG0_RUN;
212 im->mddrc.ddr_sys_config = CFG_MDDRC_SYS_CFG_RUN;
213
214 return msize;
215}
216
York Sun0e1bad42008-05-05 10:20:01 -0500217int misc_init_r(void)
218{
219 u8 tmp_val;
220
221 /* Using this for DIU init before the driver in linux takes over
222 * Enable the TFP410 Encoder (I2C address 0x38)
223 */
224
225 i2c_set_bus_num(2);
226 tmp_val = 0xBF;
227 i2c_write(0x38, 0x08, 1, &tmp_val, sizeof(tmp_val));
228 /* Verify if enabled */
229 tmp_val = 0;
230 i2c_read(0x38, 0x08, 1, &tmp_val, sizeof(tmp_val));
231 debug("DVI Encoder Read: 0x%02lx\n", tmp_val);
232
233 tmp_val = 0x10;
234 i2c_write(0x38, 0x0A, 1, &tmp_val, sizeof(tmp_val));
235 /* Verify if enabled */
236 tmp_val = 0;
237 i2c_read(0x38, 0x0A, 1, &tmp_val, sizeof(tmp_val));
238 debug("DVI Encoder Read: 0x%02lx\n", tmp_val);
239
240#ifdef CONFIG_FSL_DIU_FB
241#if !(defined(CONFIG_VIDEO) || defined(CONFIG_CFB_CONSOLE))
242 ads5121_diu_init();
243#endif
244#endif
245
246 return 0;
247}
248
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200249int checkboard (void)
250{
251 ushort brd_rev = *(vu_short *) (CFG_CPLD_BASE + 0x00);
252 uchar cpld_rev = *(vu_char *) (CFG_CPLD_BASE + 0x02);
John Rigby51b67d02007-08-24 18:18:43 -0600253 volatile immap_t *im = (immap_t *) CFG_IMMR;
254 volatile unsigned long *reg;
255 int i;
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200256
257 printf ("Board: ADS5121 rev. 0x%04x (CPLD rev. 0x%02x)\n",
Wolfgang Denkb1b54e32007-08-02 21:27:46 +0200258 brd_rev, cpld_rev);
John Rigby51b67d02007-08-24 18:18:43 -0600259
260 /* change the slew rate on all pata pins to max */
261 reg = (unsigned long *) &(im->io_ctrl.regs[PATA_CE1_IDX]);
262 for (i = 0; i < 9; i++)
263 reg[i] |= 0x00000003;
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200264 return 0;
265}
Grzegorz Bernacki281ff9a2008-01-08 17:16:15 +0100266
267#if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
268void ft_board_setup(void *blob, bd_t *bd)
269{
270 ft_cpu_setup(blob, bd);
271 fdt_fixup_memory(blob, (u64)bd->bi_memstart, (u64)bd->bi_memsize);
272}
273#endif /* defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP) */