blob: 28666d646b32e8c8e5fa8d60855b0b4413ee65d5 [file] [log] [blame]
wdenkefa329c2004-03-23 20:18:25 +00001/*
wdenk414eec32005-04-02 22:37:54 +00002 * (C) Copyright 2001-2005
wdenkefa329c2004-03-23 20:18:25 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020031#undef CONFIG_SYS_RAMBOOT
wdenkefa329c2004-03-23 20:18:25 +000032
33/*
34 * High Level Configuration Options
35 * (easy to change)
36 */
37
38#define CONFIG_MPC8260 1 /* This is a MPC8260 CPU */
39#define CONFIG_PM828 1 /* ...on a PM828 module */
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -050040#define CONFIG_CPM2 1 /* Has a CPM2 */
wdenkefa329c2004-03-23 20:18:25 +000041
Wolfgang Denk2ae18242010-10-06 09:05:45 +020042#ifndef CONFIG_SYS_TEXT_BASE
43#define CONFIG_SYS_TEXT_BASE 0x40000000 /* Standard: boot 64-bit flash */
44#endif
45
wdenkefa329c2004-03-23 20:18:25 +000046#undef CONFIG_DB_CR826_J30x_ON /* J30x jumpers on D.B. carrier */
47
wdenkefa329c2004-03-23 20:18:25 +000048#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
49
Wolfgang Denk32bf3d12008-03-03 12:16:44 +010050#define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
wdenkefa329c2004-03-23 20:18:25 +000051
52#undef CONFIG_BOOTARGS
53#define CONFIG_BOOTCOMMAND \
54 "bootp;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010055 "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
56 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off;" \
wdenkefa329c2004-03-23 20:18:25 +000057 "bootm"
58
59/* enable I2C and select the hardware/software driver */
60#undef CONFIG_HARD_I2C
61#define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020062# define CONFIG_SYS_I2C_SPEED 50000
63# define CONFIG_SYS_I2C_SLAVE 0xFE
wdenkefa329c2004-03-23 20:18:25 +000064/*
65 * Software (bit-bang) I2C driver configuration
66 */
67#define I2C_PORT 3 /* Port A=0, B=1, C=2, D=3 */
68#define I2C_ACTIVE (iop->pdir |= 0x00010000)
69#define I2C_TRISTATE (iop->pdir &= ~0x00010000)
70#define I2C_READ ((iop->pdat & 0x00010000) != 0)
71#define I2C_SDA(bit) if(bit) iop->pdat |= 0x00010000; \
72 else iop->pdat &= ~0x00010000
73#define I2C_SCL(bit) if(bit) iop->pdat |= 0x00020000; \
74 else iop->pdat &= ~0x00020000
75#define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
76
77
78#define CONFIG_RTC_PCF8563
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020079#define CONFIG_SYS_I2C_RTC_ADDR 0x51
wdenkefa329c2004-03-23 20:18:25 +000080
81/*
82 * select serial console configuration
83 *
84 * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
85 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
86 * for SCC).
87 *
88 * if CONFIG_CONS_NONE is defined, then the serial console routines must
89 * defined elsewhere (for example, on the cogent platform, there are serial
90 * ports on the motherboard which are used for the serial console - see
91 * cogent/cma101/serial.[ch]).
92 */
93#define CONFIG_CONS_ON_SMC /* define if console on SMC */
94#undef CONFIG_CONS_ON_SCC /* define if console on SCC */
95#undef CONFIG_CONS_NONE /* define if console on something else*/
96#define CONFIG_CONS_INDEX 2 /* which serial channel for console */
97
98/*
99 * select ethernet configuration
100 *
101 * if CONFIG_ETHER_ON_SCC is selected, then
102 * - CONFIG_ETHER_INDEX must be set to the channel number (1-4)
103 * - CONFIG_NET_MULTI must not be defined
104 *
105 * if CONFIG_ETHER_ON_FCC is selected, then
106 * - one or more CONFIG_ETHER_ON_FCCx (x=1,2,3) must also be selected
107 * - CONFIG_NET_MULTI must be defined
108 *
109 * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
Jon Loeliger639221c2007-07-09 17:15:49 -0500110 * defined elsewhere (as for the console), or CONFIG_CMD_NET must be unset.
wdenkefa329c2004-03-23 20:18:25 +0000111 */
wdenkefa329c2004-03-23 20:18:25 +0000112#undef CONFIG_ETHER_NONE /* define if ether on something else */
113
114#undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
115#define CONFIG_ETHER_INDEX 1 /* which SCC channel for ethernet */
116
117#define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
118/*
119 * - Rx-CLK is CLK11
120 * - Tx-CLK is CLK10
121 */
122#define CONFIG_ETHER_ON_FCC1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123# define CONFIG_SYS_CMXFCR_MASK1 (CMXFCR_FC1|CMXFCR_RF1CS_MSK|CMXFCR_TF1CS_MSK)
wdenkefa329c2004-03-23 20:18:25 +0000124#ifndef CONFIG_DB_CR826_J30x_ON
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125# define CONFIG_SYS_CMXFCR_VALUE1 (CMXFCR_RF1CS_CLK11|CMXFCR_TF1CS_CLK10)
wdenkefa329c2004-03-23 20:18:25 +0000126#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200127# define CONFIG_SYS_CMXFCR_VALUE1 (CMXFCR_RF1CS_CLK11|CMXFCR_TF1CS_CLK12)
wdenkefa329c2004-03-23 20:18:25 +0000128#endif
129/*
130 * - Rx-CLK is CLK15
131 * - Tx-CLK is CLK14
132 */
133#define CONFIG_ETHER_ON_FCC2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200134# define CONFIG_SYS_CMXFCR_MASK2 (CMXFCR_FC2|CMXFCR_RF2CS_MSK|CMXFCR_TF2CS_MSK)
135# define CONFIG_SYS_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK13|CMXFCR_TF2CS_CLK14)
wdenkefa329c2004-03-23 20:18:25 +0000136/*
137 * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
138 * - Enable Full Duplex in FSMR
139 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200140# define CONFIG_SYS_CPMFCR_RAMTYPE 0
141# define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB)
wdenkefa329c2004-03-23 20:18:25 +0000142
143/* system clock rate (CLKIN) - equal to the 60x and local bus speed */
144#define CONFIG_8260_CLKIN 100000000 /* in Hz */
145
146#if defined(CONFIG_CONS_NONE) || defined(CONFIG_CONS_USE_EXTC)
147#define CONFIG_BAUDRATE 230400
148#else
149#define CONFIG_BAUDRATE 9600
150#endif
151
152#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200153#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
wdenkefa329c2004-03-23 20:18:25 +0000154
155#undef CONFIG_WATCHDOG /* watchdog disabled */
156
Jon Loeliger18225e82007-07-09 21:31:24 -0500157/*
158 * BOOTP options
159 */
160#define CONFIG_BOOTP_SUBNETMASK
161#define CONFIG_BOOTP_GATEWAY
162#define CONFIG_BOOTP_HOSTNAME
163#define CONFIG_BOOTP_BOOTPATH
164#define CONFIG_BOOTP_BOOTFILESIZE
wdenkefa329c2004-03-23 20:18:25 +0000165
wdenkefa329c2004-03-23 20:18:25 +0000166
Jon Loeligeracf02692007-07-08 14:49:44 -0500167/*
168 * Command line configuration.
169 */
170#include <config_cmd_default.h>
171
172#define CONFIG_CMD_BEDBUG
173#define CONFIG_CMD_DATE
174#define CONFIG_CMD_DHCP
Jon Loeligeracf02692007-07-08 14:49:44 -0500175#define CONFIG_CMD_EEPROM
176#define CONFIG_CMD_I2C
177#define CONFIG_CMD_NFS
178#define CONFIG_CMD_SNTP
179
180#ifdef CONFIG_PCI
181#define CONFIG_CMD_PCI
182#endif
183
wdenkefa329c2004-03-23 20:18:25 +0000184/*
185 * Miscellaneous configurable options
186 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200187#define CONFIG_SYS_LONGHELP /* undef to save memory */
188#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeligeracf02692007-07-08 14:49:44 -0500189#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200190#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenkefa329c2004-03-23 20:18:25 +0000191#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkefa329c2004-03-23 20:18:25 +0000193#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
195#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
196#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenkefa329c2004-03-23 20:18:25 +0000197
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200198#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
199#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
wdenkefa329c2004-03-23 20:18:25 +0000200
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenkefa329c2004-03-23 20:18:25 +0000202
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200203#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenkefa329c2004-03-23 20:18:25 +0000204
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
wdenkefa329c2004-03-23 20:18:25 +0000206
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200207#define CONFIG_SYS_RESET_ADDRESS 0xFDFFFFFC /* "bad" address */
wdenkefa329c2004-03-23 20:18:25 +0000208
209/*
210 * For booting Linux, the board info and command line data
211 * have to be in the first 8 MB of memory, since this is
212 * the maximum mapped by the Linux kernel during initialization.
213 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200214#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkefa329c2004-03-23 20:18:25 +0000215
216/*-----------------------------------------------------------------------
217 * Flash and Boot ROM mapping
218 */
219
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200220#define CONFIG_SYS_BOOTROM_BASE 0xFF800000
221#define CONFIG_SYS_BOOTROM_SIZE 0x00080000
222#define CONFIG_SYS_FLASH0_BASE 0x40000000
223#define CONFIG_SYS_FLASH0_SIZE 0x02000000
224#define CONFIG_SYS_DOC_BASE 0xFF800000
225#define CONFIG_SYS_DOC_SIZE 0x00100000
wdenkefa329c2004-03-23 20:18:25 +0000226
227
228/* Flash bank size (for preliminary settings)
229 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200230#define CONFIG_SYS_FLASH_SIZE CONFIG_SYS_FLASH0_SIZE
wdenkefa329c2004-03-23 20:18:25 +0000231
232/*-----------------------------------------------------------------------
233 * FLASH organization
234 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200235#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
236#define CONFIG_SYS_MAX_FLASH_SECT 135 /* max num of sects on one chip */
wdenkefa329c2004-03-23 20:18:25 +0000237
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200238#define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
239#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
wdenkefa329c2004-03-23 20:18:25 +0000240
241#if 0
242/* Start port with environment in flash; switch to EEPROM later */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200243#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200244#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE+0x40000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200245#define CONFIG_ENV_SIZE 0x40000
246#define CONFIG_ENV_SECT_SIZE 0x40000
wdenkefa329c2004-03-23 20:18:25 +0000247#else
248/* Final version: environment in EEPROM */
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200249#define CONFIG_ENV_IS_IN_EEPROM 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200250#define CONFIG_SYS_I2C_EEPROM_ADDR 0x58
251#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
252#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
253#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200254#define CONFIG_ENV_OFFSET 512
255#define CONFIG_ENV_SIZE (2048 - 512)
wdenkefa329c2004-03-23 20:18:25 +0000256#endif
257
258/*-----------------------------------------------------------------------
259 * Hard Reset Configuration Words
260 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200261 * if you change bits in the HRCW, you must also change the CONFIG_SYS_*
wdenkefa329c2004-03-23 20:18:25 +0000262 * defines for the various registers affected by the HRCW e.g. changing
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200263 * HRCW_DPPCxx requires you to also change CONFIG_SYS_SIUMCR.
wdenkefa329c2004-03-23 20:18:25 +0000264 */
265#if defined(CONFIG_BOOT_ROM)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200266#define CONFIG_SYS_HRCW_MASTER (HRCW_BPS01 | HRCW_CIP | HRCW_ISB100 | HRCW_BMS)
wdenkefa329c2004-03-23 20:18:25 +0000267#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200268#define CONFIG_SYS_HRCW_MASTER (HRCW_CIP | HRCW_ISB100 | HRCW_BMS)
wdenkefa329c2004-03-23 20:18:25 +0000269#endif
270
271/* no slaves so just fill with zeros */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200272#define CONFIG_SYS_HRCW_SLAVE1 0
273#define CONFIG_SYS_HRCW_SLAVE2 0
274#define CONFIG_SYS_HRCW_SLAVE3 0
275#define CONFIG_SYS_HRCW_SLAVE4 0
276#define CONFIG_SYS_HRCW_SLAVE5 0
277#define CONFIG_SYS_HRCW_SLAVE6 0
278#define CONFIG_SYS_HRCW_SLAVE7 0
wdenkefa329c2004-03-23 20:18:25 +0000279
280/*-----------------------------------------------------------------------
281 * Internal Memory Mapped Register
282 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200283#define CONFIG_SYS_IMMR 0xF0000000
wdenkefa329c2004-03-23 20:18:25 +0000284
285/*-----------------------------------------------------------------------
286 * Definitions for initial stack pointer and data area (in DPRAM)
287 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200288#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
Wolfgang Denk553f0982010-10-26 13:32:32 +0200289#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in DPRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200290#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200291#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkefa329c2004-03-23 20:18:25 +0000292
293/*-----------------------------------------------------------------------
294 * Start addresses for the final memory configuration
295 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200296 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkefa329c2004-03-23 20:18:25 +0000297 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200298 * 60x SDRAM is mapped at CONFIG_SYS_SDRAM_BASE, local SDRAM
wdenkefa329c2004-03-23 20:18:25 +0000299 * is mapped at SDRAM_BASE2_PRELIM.
300 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200301#define CONFIG_SYS_SDRAM_BASE 0x00000000
302#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_FLASH0_BASE
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200303#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200304#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
305#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc()*/
wdenkefa329c2004-03-23 20:18:25 +0000306
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200307#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
308# define CONFIG_SYS_RAMBOOT
wdenkefa329c2004-03-23 20:18:25 +0000309#endif
310
311#ifdef CONFIG_PCI
312#define CONFIG_PCI_PNP
313#define CONFIG_EEPRO100
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200314#define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
wdenkefa329c2004-03-23 20:18:25 +0000315#endif
316
wdenkefa329c2004-03-23 20:18:25 +0000317/*-----------------------------------------------------------------------
318 * Cache Configuration
319 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200320#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8260 CPU */
Jon Loeligeracf02692007-07-08 14:49:44 -0500321#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200322# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
wdenkefa329c2004-03-23 20:18:25 +0000323#endif
324
325/*-----------------------------------------------------------------------
326 * HIDx - Hardware Implementation-dependent Registers 2-11
327 *-----------------------------------------------------------------------
328 * HID0 also contains cache control - initially enable both caches and
329 * invalidate contents, then the final state leaves only the instruction
330 * cache enabled. Note that Power-On and Hard reset invalidate the caches,
331 * but Soft reset does not.
332 *
333 * HID1 has only read-only information - nothing to set.
334 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200335#define CONFIG_SYS_HID0_INIT (HID0_ICE|HID0_DCE|HID0_ICFI|HID0_DCI|\
wdenkefa329c2004-03-23 20:18:25 +0000336 HID0_IFEM|HID0_ABE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200337#define CONFIG_SYS_HID0_FINAL (HID0_ICE|HID0_IFEM|HID0_ABE)
338#define CONFIG_SYS_HID2 0
wdenkefa329c2004-03-23 20:18:25 +0000339
340/*-----------------------------------------------------------------------
341 * RMR - Reset Mode Register 5-5
342 *-----------------------------------------------------------------------
343 * turn on Checkstop Reset Enable
344 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200345#define CONFIG_SYS_RMR RMR_CSRE
wdenkefa329c2004-03-23 20:18:25 +0000346
347/*-----------------------------------------------------------------------
348 * BCR - Bus Configuration 4-25
349 *-----------------------------------------------------------------------
350 */
351
352#define BCR_APD01 0x10000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200353#define CONFIG_SYS_BCR (BCR_APD01|BCR_ETM|BCR_LETM) /* 8260 mode */
wdenkefa329c2004-03-23 20:18:25 +0000354
355/*-----------------------------------------------------------------------
356 * SIUMCR - SIU Module Configuration 4-31
357 *-----------------------------------------------------------------------
358 */
359#if 0
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200360#define CONFIG_SYS_SIUMCR (SIUMCR_DPPC00|SIUMCR_APPC10|SIUMCR_CS10PC01)
wdenkefa329c2004-03-23 20:18:25 +0000361#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200362#define CONFIG_SYS_SIUMCR (SIUMCR_DPPC10|SIUMCR_APPC10)
wdenkefa329c2004-03-23 20:18:25 +0000363#endif
364
365
366/*-----------------------------------------------------------------------
367 * SYPCR - System Protection Control 4-35
368 * SYPCR can only be written once after reset!
369 *-----------------------------------------------------------------------
370 * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable
371 */
372#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200373#define CONFIG_SYS_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
wdenkefa329c2004-03-23 20:18:25 +0000374 SYPCR_SWRI|SYPCR_SWP|SYPCR_SWE)
375#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200376#define CONFIG_SYS_SYPCR (SYPCR_SWTC|SYPCR_BMT|SYPCR_PBME|SYPCR_LBME|\
wdenkefa329c2004-03-23 20:18:25 +0000377 SYPCR_SWRI|SYPCR_SWP)
378#endif /* CONFIG_WATCHDOG */
379
380/*-----------------------------------------------------------------------
381 * TMCNTSC - Time Counter Status and Control 4-40
382 *-----------------------------------------------------------------------
383 * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
384 * and enable Time Counter
385 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200386#define CONFIG_SYS_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
wdenkefa329c2004-03-23 20:18:25 +0000387
388/*-----------------------------------------------------------------------
389 * PISCR - Periodic Interrupt Status and Control 4-42
390 *-----------------------------------------------------------------------
391 * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
392 * Periodic timer
393 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200394#define CONFIG_SYS_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
wdenkefa329c2004-03-23 20:18:25 +0000395
396/*-----------------------------------------------------------------------
397 * SCCR - System Clock Control 9-8
398 *-----------------------------------------------------------------------
399 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200400#define CONFIG_SYS_SCCR (SCCR_DFBRG00)
wdenkefa329c2004-03-23 20:18:25 +0000401
402/*-----------------------------------------------------------------------
403 * RCCR - RISC Controller Configuration 13-7
404 *-----------------------------------------------------------------------
405 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200406#define CONFIG_SYS_RCCR 0
wdenkefa329c2004-03-23 20:18:25 +0000407
408/*
409 * Init Memory Controller:
410 *
411 * Bank Bus Machine PortSz Device
412 * ---- --- ------- ------ ------
413 * 0 60x GPCM 64 bit FLASH
414 * 1 60x SDRAM 64 bit SDRAM
415 *
416 */
417
418 /* Initialize SDRAM on local bus
419 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200420#define CONFIG_SYS_INIT_LOCAL_SDRAM
wdenkefa329c2004-03-23 20:18:25 +0000421
422
423/* Minimum mask to separate preliminary
424 * address ranges for CS[0:2]
425 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200426#define CONFIG_SYS_MIN_AM_MASK 0xC0000000
wdenkefa329c2004-03-23 20:18:25 +0000427
428/*
429 * we use the same values for 32 MB and 128 MB SDRAM
430 * refresh rate = 7.68 uS (100 MHz Bus Clock)
431 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200432#define CONFIG_SYS_MPTPR 0x2000
433#define CONFIG_SYS_PSRT 0x16
wdenkefa329c2004-03-23 20:18:25 +0000434
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200435#define CONFIG_SYS_MRS_OFFS 0x00000000
wdenkefa329c2004-03-23 20:18:25 +0000436
437
438#if defined(CONFIG_BOOT_ROM)
439/*
440 * Bank 0 - Boot ROM (8 bit wide)
441 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200442#define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_BOOTROM_BASE & BRx_BA_MSK)|\
wdenkefa329c2004-03-23 20:18:25 +0000443 BRx_PS_8 |\
444 BRx_MS_GPCM_P |\
445 BRx_V)
446
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200447#define CONFIG_SYS_OR0_PRELIM (P2SZ_TO_AM(CONFIG_SYS_BOOTROM_SIZE) |\
wdenkefa329c2004-03-23 20:18:25 +0000448 ORxG_CSNT |\
449 ORxG_ACS_DIV1 |\
450 ORxG_SCY_5_CLK |\
451 ORxG_EHTR |\
452 ORxG_TRLX)
453
454/*
455 * Bank 1 - Flash (64 bit wide)
456 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200457#define CONFIG_SYS_BR1_PRELIM ((CONFIG_SYS_FLASH_BASE & BRx_BA_MSK) |\
wdenkefa329c2004-03-23 20:18:25 +0000458 BRx_PS_64 |\
459 BRx_MS_GPCM_P |\
460 BRx_V)
461
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200462#define CONFIG_SYS_OR1_PRELIM (P2SZ_TO_AM(CONFIG_SYS_FLASH_SIZE) |\
wdenkefa329c2004-03-23 20:18:25 +0000463 ORxG_CSNT |\
464 ORxG_ACS_DIV1 |\
465 ORxG_SCY_5_CLK |\
466 ORxG_EHTR |\
467 ORxG_TRLX)
468
469#else /* ! CONFIG_BOOT_ROM */
470
471/*
472 * Bank 0 - Flash (64 bit wide)
473 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200474#define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BRx_BA_MSK) |\
wdenkefa329c2004-03-23 20:18:25 +0000475 BRx_PS_64 |\
476 BRx_MS_GPCM_P |\
477 BRx_V)
478
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200479#define CONFIG_SYS_OR0_PRELIM (P2SZ_TO_AM(CONFIG_SYS_FLASH_SIZE) |\
wdenkefa329c2004-03-23 20:18:25 +0000480 ORxG_CSNT |\
481 ORxG_ACS_DIV1 |\
482 ORxG_SCY_5_CLK |\
483 ORxG_EHTR |\
484 ORxG_TRLX)
485
486/*
487 * Bank 1 - Disk-On-Chip
488 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200489#define CONFIG_SYS_BR1_PRELIM ((CONFIG_SYS_DOC_BASE & BRx_BA_MSK) |\
wdenkefa329c2004-03-23 20:18:25 +0000490 BRx_PS_8 |\
491 BRx_MS_GPCM_P |\
492 BRx_V)
493
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200494#define CONFIG_SYS_OR1_PRELIM (P2SZ_TO_AM(CONFIG_SYS_DOC_SIZE) |\
wdenkefa329c2004-03-23 20:18:25 +0000495 ORxG_CSNT |\
496 ORxG_ACS_DIV1 |\
497 ORxG_SCY_5_CLK |\
498 ORxG_EHTR |\
499 ORxG_TRLX)
500
501#endif /* CONFIG_BOOT_ROM */
502
503/* Bank 2 - SDRAM
504 */
505
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200506#ifndef CONFIG_SYS_RAMBOOT
507#define CONFIG_SYS_BR2_PRELIM ((CONFIG_SYS_SDRAM_BASE & BRx_BA_MSK) |\
wdenkefa329c2004-03-23 20:18:25 +0000508 BRx_PS_64 |\
509 BRx_MS_SDRAM_P |\
510 BRx_V)
511
512 /* SDRAM initialization values for 8-column chips
513 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200514#define CONFIG_SYS_OR2_8COL (CONFIG_SYS_MIN_AM_MASK |\
wdenkefa329c2004-03-23 20:18:25 +0000515 ORxS_BPD_4 |\
516 ORxS_ROWST_PBI0_A9 |\
517 ORxS_NUMR_12)
518
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200519#define CONFIG_SYS_PSDMR_8COL (PSDMR_SDAM_A13_IS_A5 |\
wdenkefa329c2004-03-23 20:18:25 +0000520 PSDMR_BSMA_A14_A16 |\
521 PSDMR_SDA10_PBI0_A10 |\
522 PSDMR_RFRC_7_CLK |\
523 PSDMR_PRETOACT_2W |\
524 PSDMR_ACTTORW_2W |\
525 PSDMR_LDOTOPRE_1C |\
526 PSDMR_WRC_1C |\
527 PSDMR_CL_2)
528
529 /* SDRAM initialization values for 9-column chips
530 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200531#define CONFIG_SYS_OR2_9COL (CONFIG_SYS_MIN_AM_MASK |\
wdenkefa329c2004-03-23 20:18:25 +0000532 ORxS_BPD_4 |\
533 ORxS_ROWST_PBI0_A7 |\
534 ORxS_NUMR_13)
535
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200536#define CONFIG_SYS_PSDMR_9COL (PSDMR_SDAM_A14_IS_A5 |\
wdenkefa329c2004-03-23 20:18:25 +0000537 PSDMR_BSMA_A13_A15 |\
538 PSDMR_SDA10_PBI0_A9 |\
539 PSDMR_RFRC_7_CLK |\
540 PSDMR_PRETOACT_2W |\
541 PSDMR_ACTTORW_2W |\
542 PSDMR_LDOTOPRE_1C |\
543 PSDMR_WRC_1C |\
544 PSDMR_CL_2)
545
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200546#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_OR2_9COL
547#define CONFIG_SYS_PSDMR CONFIG_SYS_PSDMR_9COL
wdenkefa329c2004-03-23 20:18:25 +0000548
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200549#endif /* CONFIG_SYS_RAMBOOT */
wdenkefa329c2004-03-23 20:18:25 +0000550
551#endif /* __CONFIG_H */