blob: 5050021e0210edec4f760a35baaa4fa763b966fd [file] [log] [blame]
Dirk Behme0b02b182008-12-14 09:47:13 +01001/*
2 * armboot - Startup Code for OMAP3530/ARM Cortex CPU-core
3 *
4 * Copyright (c) 2004 Texas Instruments <r-woodruff2@ti.com>
5 *
6 * Copyright (c) 2001 Marius Gröger <mag@sysgo.de>
7 * Copyright (c) 2002 Alex Züpke <azu@sysgo.de>
Detlev Zundel792a09e2009-05-13 10:54:10 +02008 * Copyright (c) 2002 Gary Jennejohn <garyj@denx.de>
Dirk Behme0b02b182008-12-14 09:47:13 +01009 * Copyright (c) 2003 Richard Woodruff <r-woodruff2@ti.com>
10 * Copyright (c) 2003 Kshitij <kshitij@ti.com>
11 * Copyright (c) 2006-2008 Syed Mohammed Khasim <x0khasim@ti.com>
12 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +020013 * SPDX-License-Identifier: GPL-2.0+
Dirk Behme0b02b182008-12-14 09:47:13 +010014 */
15
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +020016#include <asm-offsets.h>
Dirk Behme0b02b182008-12-14 09:47:13 +010017#include <config.h>
18#include <version.h>
Aneesh Va8c68632011-11-21 23:34:00 +000019#include <asm/system.h>
Aneesh V74236ac2012-03-08 07:20:18 +000020#include <linux/linkage.h>
Dirk Behme0b02b182008-12-14 09:47:13 +010021
Dirk Behme0b02b182008-12-14 09:47:13 +010022/*************************************************************************
23 *
24 * Startup Code (reset vector)
25 *
26 * do important init only if we don't start from memory!
27 * setup Memory and board specific bits prior to relocation.
28 * relocate armboot to ram
29 * setup stack
30 *
31 *************************************************************************/
32
Albert ARIBAUD41623c92014-04-15 16:13:51 +020033 .globl reset
Simon Glasse11c6c22015-02-07 10:47:28 -070034 .globl save_boot_params_ret
Heiko Schocher561142a2010-09-17 13:10:41 +020035
36reset:
Simon Glasse11c6c22015-02-07 10:47:28 -070037 /* Allow the board to save important registers */
38 b save_boot_params
39save_boot_params_ret:
Heiko Schocher561142a2010-09-17 13:10:41 +020040 /*
Andre Przywarac4a4e2e2013-04-02 05:43:36 +000041 * disable interrupts (FIQ and IRQ), also set the cpu to SVC32 mode,
42 * except if in HYP mode already
Heiko Schocher561142a2010-09-17 13:10:41 +020043 */
44 mrs r0, cpsr
Andre Przywarac4a4e2e2013-04-02 05:43:36 +000045 and r1, r0, #0x1f @ mask mode bits
46 teq r1, #0x1a @ test for HYP mode
47 bicne r0, r0, #0x1f @ clear all mode bits
48 orrne r0, r0, #0x13 @ set SVC mode
49 orr r0, r0, #0xc0 @ disable FIQ and IRQ
Heiko Schocher561142a2010-09-17 13:10:41 +020050 msr cpsr,r0
51
Aneesh Va8c68632011-11-21 23:34:00 +000052/*
53 * Setup vector:
54 * (OMAP4 spl TEXT_BASE is not 32 byte aligned.
55 * Continue to use ROM code vector only in OMAP4 spl)
56 */
Siarhei Siamashka840fe952015-02-16 10:23:59 +020057#if !(defined(CONFIG_OMAP44XX) && defined(CONFIG_SPL_BUILD))
Peng Fan0f274f52015-01-29 18:03:39 +080058 /* Set V=0 in CP15 SCTLR register - for VBAR to point to vector */
59 mrc p15, 0, r0, c1, c0, 0 @ Read CP15 SCTLR Register
Aneesh Va8c68632011-11-21 23:34:00 +000060 bic r0, #CR_V @ V = 0
Peng Fan0f274f52015-01-29 18:03:39 +080061 mcr p15, 0, r0, c1, c0, 0 @ Write CP15 SCTLR Register
Aneesh Va8c68632011-11-21 23:34:00 +000062
63 /* Set vector address in CP15 VBAR register */
64 ldr r0, =_start
65 mcr p15, 0, r0, c12, c0, 0 @Set VBAR
66#endif
67
Heiko Schocher561142a2010-09-17 13:10:41 +020068 /* the mask ROM code should have PLL and others stable */
69#ifndef CONFIG_SKIP_LOWLEVEL_INIT
Simon Glass80433c92011-11-05 03:56:51 +000070 bl cpu_init_cp15
Heiko Schocher561142a2010-09-17 13:10:41 +020071 bl cpu_init_crit
72#endif
73
Albert ARIBAUDe05e5de2013-01-08 10:18:02 +000074 bl _main
Heiko Schocher561142a2010-09-17 13:10:41 +020075
76/*------------------------------------------------------------------------------*/
77
Albert ARIBAUDe05e5de2013-01-08 10:18:02 +000078ENTRY(c_runtime_cpu_setup)
Aneesh Vc2dd0d42011-06-16 23:30:49 +000079/*
80 * If I-cache is enabled invalidate it
81 */
82#ifndef CONFIG_SYS_ICACHE_OFF
83 mcr p15, 0, r0, c7, c5, 0 @ invalidate icache
84 mcr p15, 0, r0, c7, c10, 4 @ DSB
85 mcr p15, 0, r0, c7, c5, 4 @ ISB
86#endif
Tetsuyuki Kobayashif8b9d1d2012-06-25 02:40:57 +000087
Albert ARIBAUDe05e5de2013-01-08 10:18:02 +000088 bx lr
Heiko Schocher561142a2010-09-17 13:10:41 +020089
Albert ARIBAUDe05e5de2013-01-08 10:18:02 +000090ENDPROC(c_runtime_cpu_setup)
Heiko Schocherc3d3a542010-10-11 14:08:15 +020091
Dirk Behme0b02b182008-12-14 09:47:13 +010092/*************************************************************************
93 *
Tetsuyuki Kobayashi6f0dba82012-07-06 21:14:20 +000094 * void save_boot_params(u32 r0, u32 r1, u32 r2, u32 r3)
95 * __attribute__((weak));
96 *
97 * Stack pointer is not yet initialized at this moment
98 * Don't save anything to stack even if compiled with -O0
99 *
100 *************************************************************************/
101ENTRY(save_boot_params)
Simon Glasse11c6c22015-02-07 10:47:28 -0700102 b save_boot_params_ret @ back to my caller
Tetsuyuki Kobayashi6f0dba82012-07-06 21:14:20 +0000103ENDPROC(save_boot_params)
104 .weak save_boot_params
105
106/*************************************************************************
107 *
Simon Glass80433c92011-11-05 03:56:51 +0000108 * cpu_init_cp15
Dirk Behme0b02b182008-12-14 09:47:13 +0100109 *
Simon Glass80433c92011-11-05 03:56:51 +0000110 * Setup CP15 registers (cache, MMU, TLBs). The I-cache is turned on unless
111 * CONFIG_SYS_ICACHE_OFF is defined.
Dirk Behme0b02b182008-12-14 09:47:13 +0100112 *
113 *************************************************************************/
Aneesh V74236ac2012-03-08 07:20:18 +0000114ENTRY(cpu_init_cp15)
Dirk Behme0b02b182008-12-14 09:47:13 +0100115 /*
116 * Invalidate L1 I/D
117 */
118 mov r0, #0 @ set up for MCR
119 mcr p15, 0, r0, c8, c7, 0 @ invalidate TLBs
120 mcr p15, 0, r0, c7, c5, 0 @ invalidate icache
Aneesh Vc2dd0d42011-06-16 23:30:49 +0000121 mcr p15, 0, r0, c7, c5, 6 @ invalidate BP array
122 mcr p15, 0, r0, c7, c10, 4 @ DSB
123 mcr p15, 0, r0, c7, c5, 4 @ ISB
Dirk Behme0b02b182008-12-14 09:47:13 +0100124
125 /*
126 * disable MMU stuff and caches
127 */
128 mrc p15, 0, r0, c1, c0, 0
129 bic r0, r0, #0x00002000 @ clear bits 13 (--V-)
130 bic r0, r0, #0x00000007 @ clear bits 2:0 (-CAM)
131 orr r0, r0, #0x00000002 @ set bit 1 (--A-) Align
Aneesh Vc2dd0d42011-06-16 23:30:49 +0000132 orr r0, r0, #0x00000800 @ set bit 11 (Z---) BTB
133#ifdef CONFIG_SYS_ICACHE_OFF
134 bic r0, r0, #0x00001000 @ clear bit 12 (I) I-cache
135#else
136 orr r0, r0, #0x00001000 @ set bit 12 (I) I-cache
137#endif
Dirk Behme0b02b182008-12-14 09:47:13 +0100138 mcr p15, 0, r0, c1, c0, 0
Stephen Warren06785872013-02-26 12:28:27 +0000139
Stephen Warrenc5d47522013-03-04 13:29:40 +0000140#ifdef CONFIG_ARM_ERRATA_716044
141 mrc p15, 0, r0, c1, c0, 0 @ read system control register
142 orr r0, r0, #1 << 11 @ set bit #11
143 mcr p15, 0, r0, c1, c0, 0 @ write system control register
144#endif
145
Nitin Gargf71cbfe2014-04-02 08:55:01 -0500146#if (defined(CONFIG_ARM_ERRATA_742230) || defined(CONFIG_ARM_ERRATA_794072))
Stephen Warren06785872013-02-26 12:28:27 +0000147 mrc p15, 0, r0, c15, c0, 1 @ read diagnostic register
148 orr r0, r0, #1 << 4 @ set bit #4
149 mcr p15, 0, r0, c15, c0, 1 @ write diagnostic register
150#endif
151
152#ifdef CONFIG_ARM_ERRATA_743622
153 mrc p15, 0, r0, c15, c0, 1 @ read diagnostic register
154 orr r0, r0, #1 << 6 @ set bit #6
155 mcr p15, 0, r0, c15, c0, 1 @ write diagnostic register
156#endif
157
158#ifdef CONFIG_ARM_ERRATA_751472
159 mrc p15, 0, r0, c15, c0, 1 @ read diagnostic register
160 orr r0, r0, #1 << 11 @ set bit #11
161 mcr p15, 0, r0, c15, c0, 1 @ write diagnostic register
162#endif
Nitin Gargb7588e32014-04-02 08:55:02 -0500163#ifdef CONFIG_ARM_ERRATA_761320
164 mrc p15, 0, r0, c15, c0, 1 @ read diagnostic register
165 orr r0, r0, #1 << 21 @ set bit #21
166 mcr p15, 0, r0, c15, c0, 1 @ write diagnostic register
167#endif
Stephen Warren06785872013-02-26 12:28:27 +0000168
Nishanth Menonc616a0d2015-03-09 17:11:59 -0500169 mov r5, lr @ Store my Caller
170 mrc p15, 0, r1, c0, c0, 0 @ r1 has Read Main ID Register (MIDR)
171 mov r3, r1, lsr #20 @ get variant field
172 and r3, r3, #0xf @ r3 has CPU variant
173 and r4, r1, #0xf @ r4 has CPU revision
174 mov r2, r3, lsl #4 @ shift variant field for combined value
175 orr r2, r4, r2 @ r2 has combined CPU variant + revision
176
177#ifdef CONFIG_ARM_ERRATA_798870
178 cmp r2, #0x30 @ Applies to lower than R3p0
179 bge skip_errata_798870 @ skip if not affected rev
180 cmp r2, #0x20 @ Applies to including and above R2p0
181 blt skip_errata_798870 @ skip if not affected rev
182
183 mrc p15, 1, r0, c15, c0, 0 @ read l2 aux ctrl reg
184 orr r0, r0, #1 << 7 @ Enable hazard-detect timeout
185 push {r1-r5} @ Save the cpu info registers
186 bl v7_arch_cp15_set_l2aux_ctrl
187 isb @ Recommended ISB after l2actlr update
188 pop {r1-r5} @ Restore the cpu info - fall through
189skip_errata_798870:
190#endif
191
Nishanth Menonb45c48a2015-03-09 17:12:00 -0500192#ifdef CONFIG_ARM_ERRATA_454179
193 cmp r2, #0x21 @ Only on < r2p1
194 bge skip_errata_454179
195
196 mrc p15, 0, r0, c1, c0, 1 @ Read ACR
197 orr r0, r0, #(0x3 << 6) @ Set DBSM(BIT7) and IBE(BIT6) bits
198 push {r1-r5} @ Save the cpu info registers
199 bl v7_arch_cp15_set_acr
200 pop {r1-r5} @ Restore the cpu info - fall through
201
202skip_errata_454179:
203#endif
204
Nishanth Menon5902f4c2015-03-09 17:12:01 -0500205#ifdef CONFIG_ARM_ERRATA_430973
206 cmp r2, #0x21 @ Only on < r2p1
207 bge skip_errata_430973
208
209 mrc p15, 0, r0, c1, c0, 1 @ Read ACR
210 orr r0, r0, #(0x1 << 6) @ Set IBE bit
211 push {r1-r5} @ Save the cpu info registers
212 bl v7_arch_cp15_set_acr
213 pop {r1-r5} @ Restore the cpu info - fall through
214
215skip_errata_430973:
216#endif
217
Nishanth Menon9b4d65f2015-03-09 17:12:02 -0500218#ifdef CONFIG_ARM_ERRATA_621766
219 cmp r2, #0x21 @ Only on < r2p1
220 bge skip_errata_621766
221
222 mrc p15, 0, r0, c1, c0, 1 @ Read ACR
223 orr r0, r0, #(0x1 << 5) @ Set L1NEON bit
224 push {r1-r5} @ Save the cpu info registers
225 bl v7_arch_cp15_set_acr
226 pop {r1-r5} @ Restore the cpu info - fall through
227
228skip_errata_621766:
229#endif
230
Nishanth Menonc616a0d2015-03-09 17:11:59 -0500231 mov pc, r5 @ back to my caller
Aneesh V74236ac2012-03-08 07:20:18 +0000232ENDPROC(cpu_init_cp15)
Simon Glass80433c92011-11-05 03:56:51 +0000233
234#ifndef CONFIG_SKIP_LOWLEVEL_INIT
235/*************************************************************************
236 *
237 * CPU_init_critical registers
238 *
239 * setup important registers
240 * setup memory timing
241 *
242 *************************************************************************/
Aneesh V74236ac2012-03-08 07:20:18 +0000243ENTRY(cpu_init_crit)
Dirk Behme0b02b182008-12-14 09:47:13 +0100244 /*
245 * Jump to board specific initialization...
246 * The Mask ROM will have already initialized
247 * basic memory. Go here to bump up clock rate and handle
248 * wake up conditions.
249 */
Benoît Thébaudeau63ee53a2012-08-10 12:05:16 +0000250 b lowlevel_init @ go setup pll,mux,memory
Aneesh V74236ac2012-03-08 07:20:18 +0000251ENDPROC(cpu_init_crit)
Rob Herring22193542011-06-28 05:39:38 +0000252#endif