blob: d5cee64bde58c0e293f9670990b1cd9bea4d563b [file] [log] [blame]
Rafal Jaworowski8993e542007-07-27 14:43:59 +02001/*
2 * (C) Copyright 2007 DENX Software Engineering
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 *
22 */
23
24#include <common.h>
25#include <mpc512x.h>
26#include <asm/bitops.h>
27#include <command.h>
Wolfgang Denke343ab82008-01-13 00:55:47 +010028#include <fdt_support.h>
Martha Marxf31c49d2008-05-29 14:23:25 -040029#ifdef CONFIG_MISC_INIT_R
30#include <i2c.h>
31#endif
Wolfgang Denk9b55a252008-07-11 01:16:00 +020032#include "iopin.h" /* for iopin_initialize() prototype */
33
Rafal Jaworowski8993e542007-07-27 14:43:59 +020034/* Clocks in use */
35#define SCCR1_CLOCKS_EN (CLOCK_SCCR1_CFG_EN | \
36 CLOCK_SCCR1_LPC_EN | \
37 CLOCK_SCCR1_PSC_EN(CONFIG_PSC_CONSOLE) | \
38 CLOCK_SCCR1_PSCFIFO_EN | \
39 CLOCK_SCCR1_DDR_EN | \
Wolfgang Denk8d103072008-01-13 23:37:50 +010040 CLOCK_SCCR1_FEC_EN | \
John Rigby5f91db72008-02-26 09:38:14 -070041 CLOCK_SCCR1_PCI_EN | \
Wolfgang Denk8d103072008-01-13 23:37:50 +010042 CLOCK_SCCR1_TPR_EN)
Rafal Jaworowski8993e542007-07-27 14:43:59 +020043
44#define SCCR2_CLOCKS_EN (CLOCK_SCCR2_MEM_EN | \
45 CLOCK_SCCR2_SPDIF_EN | \
York Sun0e1bad42008-05-05 10:20:01 -050046 CLOCK_SCCR2_DIU_EN | \
Rafal Jaworowski8993e542007-07-27 14:43:59 +020047 CLOCK_SCCR2_I2C_EN)
48
49#define CSAW_START(start) ((start) & 0xFFFF0000)
50#define CSAW_STOP(start, size) (((start) + (size) - 1) >> 16)
51
52long int fixed_sdram(void);
53
54int board_early_init_f (void)
55{
56 volatile immap_t *im = (immap_t *) CFG_IMMR;
Wolfgang Denk9b55a252008-07-11 01:16:00 +020057 u32 lpcaw;
Rafal Jaworowski8993e542007-07-27 14:43:59 +020058
59 /*
60 * Initialize Local Window for the CPLD registers access (CS2 selects
61 * the CPLD chip)
62 */
63 im->sysconf.lpcs2aw = CSAW_START(CFG_CPLD_BASE) |
64 CSAW_STOP(CFG_CPLD_BASE, CFG_CPLD_SIZE);
65 im->lpc.cs_cfg[2] = CFG_CS2_CFG;
66
67 /*
68 * According to MPC5121e RM, configuring local access windows should
69 * be followed by a dummy read of the config register that was
70 * modified last and an isync
71 */
72 lpcaw = im->sysconf.lpcs2aw;
73 __asm__ __volatile__ ("isync");
74
75 /*
76 * Disable Boot NOR FLASH write protect - CPLD Reg 8 NOR FLASH Control
77 *
78 * Without this the flash identification routine fails, as it needs to issue
79 * write commands in order to establish the device ID.
80 */
Rafal Jaworowski8993e542007-07-27 14:43:59 +020081
Martha Marxf31c49d2008-05-29 14:23:25 -040082#ifdef CONFIG_ADS5121_REV2
83 *((volatile u8 *)(CFG_CPLD_BASE + 0x08)) = 0xC1;
84#else
85 if (*((u8 *)(CFG_CPLD_BASE + 0x08)) & 0x04) {
86 *((volatile u8 *)(CFG_CPLD_BASE + 0x08)) = 0xC1;
87 } else {
88 /* running from Backup flash */
89 *((volatile u8 *)(CFG_CPLD_BASE + 0x08)) = 0x32;
90 }
91#endif
92 /*
93 * Configure Flash Speed
94 */
95 *((volatile u32 *)(CFG_IMMR + LPC_OFFSET + CS0_CONFIG)) = CFG_CS0_CFG;
Rafal Jaworowski8993e542007-07-27 14:43:59 +020096 /*
97 * Enable clocks
98 */
99 im->clk.sccr[0] = SCCR1_CLOCKS_EN;
100 im->clk.sccr[1] = SCCR2_CLOCKS_EN;
101
102 return 0;
103}
104
Becky Bruce9973e3c2008-06-09 16:03:40 -0500105phys_size_t initdram (int board_type)
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200106{
107 u32 msize = 0;
108
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200109 msize = fixed_sdram ();
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200110
111 return msize;
112}
113
114/*
115 * fixed sdram init -- the board doesn't use memory modules that have serial presence
116 * detect or similar mechanism for discovery of the DRAM settings
117 */
118long int fixed_sdram (void)
119{
120 volatile immap_t *im = (immap_t *) CFG_IMMR;
121 u32 msize = CFG_DDR_SIZE * 1024 * 1024;
122 u32 msize_log2 = __ilog2 (msize);
123 u32 i;
124
125 /* Initialize IO Control */
126 im->io_ctrl.regs[MEM_IDX] = IOCTRL_MUX_DDR;
127
128 /* Initialize DDR Local Window */
129 im->sysconf.ddrlaw.bar = CFG_DDR_BASE & 0xFFFFF000;
130 im->sysconf.ddrlaw.ar = msize_log2 - 1;
131
132 /*
133 * According to MPC5121e RM, configuring local access windows should
134 * be followed by a dummy read of the config register that was
135 * modified last and an isync
Wolfgang Denkb1b54e32007-08-02 21:27:46 +0200136 */
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200137 i = im->sysconf.ddrlaw.ar;
138 __asm__ __volatile__ ("isync");
139
140 /* Enable DDR */
141 im->mddrc.ddr_sys_config = CFG_MDDRC_SYS_CFG_EN;
142
143 /* Initialize DDR Priority Manager */
144 im->mddrc.prioman_config1 = CFG_MDDRCGRP_PM_CFG1;
145 im->mddrc.prioman_config2 = CFG_MDDRCGRP_PM_CFG2;
146 im->mddrc.hiprio_config = CFG_MDDRCGRP_HIPRIO_CFG;
147 im->mddrc.lut_table0_main_upper = CFG_MDDRCGRP_LUT0_MU;
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200148 im->mddrc.lut_table0_main_lower = CFG_MDDRCGRP_LUT0_ML;
Grzegorz Bernacki37e3c622008-01-28 10:15:02 +0100149 im->mddrc.lut_table1_main_upper = CFG_MDDRCGRP_LUT1_MU;
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200150 im->mddrc.lut_table1_main_lower = CFG_MDDRCGRP_LUT1_ML;
Grzegorz Bernacki37e3c622008-01-28 10:15:02 +0100151 im->mddrc.lut_table2_main_upper = CFG_MDDRCGRP_LUT2_MU;
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200152 im->mddrc.lut_table2_main_lower = CFG_MDDRCGRP_LUT2_ML;
Grzegorz Bernacki37e3c622008-01-28 10:15:02 +0100153 im->mddrc.lut_table3_main_upper = CFG_MDDRCGRP_LUT3_MU;
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200154 im->mddrc.lut_table3_main_lower = CFG_MDDRCGRP_LUT3_ML;
Grzegorz Bernacki37e3c622008-01-28 10:15:02 +0100155 im->mddrc.lut_table4_main_upper = CFG_MDDRCGRP_LUT4_MU;
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200156 im->mddrc.lut_table4_main_lower = CFG_MDDRCGRP_LUT4_ML;
157 im->mddrc.lut_table0_alternate_upper = CFG_MDDRCGRP_LUT0_AU;
Wolfgang Denk8d103072008-01-13 23:37:50 +0100158 im->mddrc.lut_table0_alternate_lower = CFG_MDDRCGRP_LUT0_AL;
Grzegorz Bernacki37e3c622008-01-28 10:15:02 +0100159 im->mddrc.lut_table1_alternate_upper = CFG_MDDRCGRP_LUT1_AU;
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200160 im->mddrc.lut_table1_alternate_lower = CFG_MDDRCGRP_LUT1_AL;
Grzegorz Bernacki37e3c622008-01-28 10:15:02 +0100161 im->mddrc.lut_table2_alternate_upper = CFG_MDDRCGRP_LUT2_AU;
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200162 im->mddrc.lut_table2_alternate_lower = CFG_MDDRCGRP_LUT2_AL;
Grzegorz Bernacki37e3c622008-01-28 10:15:02 +0100163 im->mddrc.lut_table3_alternate_upper = CFG_MDDRCGRP_LUT3_AU;
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200164 im->mddrc.lut_table3_alternate_lower = CFG_MDDRCGRP_LUT3_AL;
Grzegorz Bernacki37e3c622008-01-28 10:15:02 +0100165 im->mddrc.lut_table4_alternate_upper = CFG_MDDRCGRP_LUT4_AU;
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200166 im->mddrc.lut_table4_alternate_lower = CFG_MDDRCGRP_LUT4_AL;
167
168 /* Initialize MDDRC */
169 im->mddrc.ddr_sys_config = CFG_MDDRC_SYS_CFG;
170 im->mddrc.ddr_time_config0 = CFG_MDDRC_TIME_CFG0;
171 im->mddrc.ddr_time_config1 = CFG_MDDRC_TIME_CFG1;
172 im->mddrc.ddr_time_config2 = CFG_MDDRC_TIME_CFG2;
173
174 /* Initialize DDR */
175 for (i = 0; i < 10; i++)
176 im->mddrc.ddr_command = CFG_MICRON_NOP;
177
178 im->mddrc.ddr_command = CFG_MICRON_PCHG_ALL;
Grzegorz Bernacki37e3c622008-01-28 10:15:02 +0100179 im->mddrc.ddr_command = CFG_MICRON_NOP;
180 im->mddrc.ddr_command = CFG_MICRON_RFSH;
181 im->mddrc.ddr_command = CFG_MICRON_NOP;
182 im->mddrc.ddr_command = CFG_MICRON_RFSH;
183 im->mddrc.ddr_command = CFG_MICRON_NOP;
184 im->mddrc.ddr_command = CFG_MICRON_INIT_DEV_OP;
185 im->mddrc.ddr_command = CFG_MICRON_NOP;
186 im->mddrc.ddr_command = CFG_MICRON_EM2;
187 im->mddrc.ddr_command = CFG_MICRON_NOP;
188 im->mddrc.ddr_command = CFG_MICRON_PCHG_ALL;
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200189 im->mddrc.ddr_command = CFG_MICRON_EM2;
190 im->mddrc.ddr_command = CFG_MICRON_EM3;
191 im->mddrc.ddr_command = CFG_MICRON_EN_DLL;
Grzegorz Bernacki37e3c622008-01-28 10:15:02 +0100192 im->mddrc.ddr_command = CFG_MICRON_INIT_DEV_OP;
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200193 im->mddrc.ddr_command = CFG_MICRON_PCHG_ALL;
194 im->mddrc.ddr_command = CFG_MICRON_RFSH;
195 im->mddrc.ddr_command = CFG_MICRON_INIT_DEV_OP;
196 im->mddrc.ddr_command = CFG_MICRON_OCD_DEFAULT;
Grzegorz Bernacki37e3c622008-01-28 10:15:02 +0100197 im->mddrc.ddr_command = CFG_MICRON_PCHG_ALL;
198 im->mddrc.ddr_command = CFG_MICRON_NOP;
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200199
200 /* Start MDDRC */
201 im->mddrc.ddr_time_config0 = CFG_MDDRC_TIME_CFG0_RUN;
202 im->mddrc.ddr_sys_config = CFG_MDDRC_SYS_CFG_RUN;
203
204 return msize;
205}
206
York Sun0e1bad42008-05-05 10:20:01 -0500207int misc_init_r(void)
208{
209 u8 tmp_val;
Wolfgang Denk9b55a252008-07-11 01:16:00 +0200210 extern int ads5121_diu_init(void);
York Sun0e1bad42008-05-05 10:20:01 -0500211
212 /* Using this for DIU init before the driver in linux takes over
213 * Enable the TFP410 Encoder (I2C address 0x38)
214 */
215
216 i2c_set_bus_num(2);
217 tmp_val = 0xBF;
218 i2c_write(0x38, 0x08, 1, &tmp_val, sizeof(tmp_val));
219 /* Verify if enabled */
220 tmp_val = 0;
221 i2c_read(0x38, 0x08, 1, &tmp_val, sizeof(tmp_val));
222 debug("DVI Encoder Read: 0x%02lx\n", tmp_val);
223
224 tmp_val = 0x10;
225 i2c_write(0x38, 0x0A, 1, &tmp_val, sizeof(tmp_val));
226 /* Verify if enabled */
227 tmp_val = 0;
228 i2c_read(0x38, 0x0A, 1, &tmp_val, sizeof(tmp_val));
229 debug("DVI Encoder Read: 0x%02lx\n", tmp_val);
230
231#ifdef CONFIG_FSL_DIU_FB
232#if !(defined(CONFIG_VIDEO) || defined(CONFIG_CFB_CONSOLE))
233 ads5121_diu_init();
234#endif
235#endif
236
237 return 0;
238}
239
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200240int checkboard (void)
241{
242 ushort brd_rev = *(vu_short *) (CFG_CPLD_BASE + 0x00);
243 uchar cpld_rev = *(vu_char *) (CFG_CPLD_BASE + 0x02);
244
245 printf ("Board: ADS5121 rev. 0x%04x (CPLD rev. 0x%02x)\n",
Wolfgang Denkb1b54e32007-08-02 21:27:46 +0200246 brd_rev, cpld_rev);
Martha Marx16bee7b2008-05-29 15:37:21 -0400247 /* initialize function mux & slew rate IO inter alia on IO Pins */
248 iopin_initialize();
John Rigby51b67d02007-08-24 18:18:43 -0600249
Rafal Jaworowski8993e542007-07-27 14:43:59 +0200250 return 0;
251}
Grzegorz Bernacki281ff9a2008-01-08 17:16:15 +0100252
253#if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
254void ft_board_setup(void *blob, bd_t *bd)
255{
256 ft_cpu_setup(blob, bd);
257 fdt_fixup_memory(blob, (u64)bd->bi_memstart, (u64)bd->bi_memsize);
258}
259#endif /* defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP) */