blob: 14e033dd8025914f62e392a2ec7011c8650b01e8 [file] [log] [blame]
Heiko Schocherca43ba12007-01-11 15:44:44 +01001/*
2 * (C) Copyright 2007
3 * Heiko Schocher, DENX Software Engineering, <hs@denx.de>.
4 *
5 * From:
6 * (C) Copyright 2003
7 * Juergen Beisert, EuroDesign embedded technologies, jbeisert@eurodsn.de
8 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02009 * SPDX-License-Identifier: GPL-2.0+
Heiko Schocherca43ba12007-01-11 15:44:44 +010010 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15#undef USE_VGA_GRAPHICS
16
17/* Memory Map
Wolfgang Denk6d3e0102007-01-16 18:30:50 +010018 * 0x00000000 .... 0x03FFFFFF -> RAM (up to 128MiB)
19 * 0x74000000 .... 0x740FFFFF -> CS#6
20 * 0x74100000 .... 0x741FFFFF -> CS#7
21 * 0x74200000 .... 0x742FFFFF -> CS4# if no internal USB
22 * 0x74300000 .... 0x743FFFFF -> CS5# if no boosted IDE
23 * 0x77C00000 .... 0x77CFFFFF -> CS4# USB HC (1 MiB)
24 * 0x77D00000 .... 0x77DFFFFF -> CS1# NAND-Flash (1 MiB)
25 * 0x78000000 .... 0x78FFFFFF -> CS2# ISA-Bus Speicherzugriff (16 MiB)
26 * 0x79000000 .... 0x7900FFFF -> CS2# ISA-Bus IO-Zugriff (16 MiB, mapped: 64kiB)
27 * 0x79010000 .... 0x79FFFFFF -> CS2# ISA-Bus IO-Zugriff (mirrored)
28 * 0x7A000000 .... 0x7A0FFFFF -> CS5# IDE emulation (1MiB)
29 *
30 * 0x80000000 .... 0x9FFFFFFF -> PCI-Bus Speicherzugriff (512MiB, mapped: 1:1)
31 * 0xA0000000 .... 0xBFFFFFFF -> PCI-Bus Speicherzugriff (512MiB, mapped: 0x00000000...0x1FFFFFFF)
32 * 0xE8000000 .... 0xE800FFFF -> PCI-Bus IO-Zugriff (64kiB, translated to PCI: 0x0000...0xFFFF)
33 * 0xE8800000 .... 0xEBFFFFFF -> PCI-Bus IO-Zugriff (56MiB, translated to PCI: 0x00800000...0x3FFFFFF)
34 * 0xEED00000 .... 0xEED00003 -> PCI-Bus
35 * 0xEF400000 .... 0xEF40003F -> PCI-Bus Local Configuration Registers
36 * 0xEF40003F .... 0xEF5FFFFF -> reserved
37 * 0xEF600000 .... 0xEFFFFFFF -> 405GP internal Devices (10 MiB)
38 * 0xF0000000 .... 0xF01FFFFF -> Flash-ROM (2 MiB)
39 * 0xF0200000 .... 0xF7FFFFFF -> free for flash devices
40 * 0xF8000000 .... 0xF8000FFF -> OnChipMemory (4kiB)
41 * 0xF8001000 .... 0xFFDFFFFF -> free for flash devices
42 * 0xFFE00000 .... 0xFFFFFFFF -> BOOT-ROM (2 MiB)
43 */
Heiko Schocherca43ba12007-01-11 15:44:44 +010044
Wolfgang Denk9045f332007-06-08 10:24:58 +020045#define CONFIG_SC3 1
Heiko Schocherca43ba12007-01-11 15:44:44 +010046#define CONFIG_405GP 1
47
Wolfgang Denk2ae18242010-10-06 09:05:45 +020048#define CONFIG_SYS_TEXT_BASE 0xFFFA0000
49
Heiko Schocherca43ba12007-01-11 15:44:44 +010050#define CONFIG_BOARD_EARLY_INIT_F 1
Peter Tyser3a8f28d2009-09-16 22:03:07 -050051#define CONFIG_MISC_INIT_R 1 /* Call misc_init_r() */
Heiko Schocherca43ba12007-01-11 15:44:44 +010052
53/*
Wolfgang Denk6d3e0102007-01-16 18:30:50 +010054 * Define IDE_USES_ISA_EMULATION for slower IDE access in the ISA-IO address range
55 * If undefined, IDE access uses a seperat emulation with higher access speed.
Heiko Schocherca43ba12007-01-11 15:44:44 +010056 * Consider to inform your Linux IDE driver about the different addresses!
Jon Loeliger639221c2007-07-09 17:15:49 -050057 * IDE_USES_ISA_EMULATION is only used if you define CONFIG_CMD_IDE!
Heiko Schocherca43ba12007-01-11 15:44:44 +010058 */
59#define IDE_USES_ISA_EMULATION
60
61/*-----------------------------------------------------------------------
62 * Serial Port
63 *----------------------------------------------------------------------*/
Stefan Roese550650d2010-09-20 16:05:31 +020064#define CONFIG_CONS_INDEX 1 /* Use UART0 */
65#define CONFIG_SYS_NS16550
66#define CONFIG_SYS_NS16550_SERIAL
67#define CONFIG_SYS_NS16550_REG_SIZE 1
68#define CONFIG_SYS_NS16550_CLK get_serial_clock()
Heiko Schocherca43ba12007-01-11 15:44:44 +010069
70/*
71 * define CONFIG_SYS_CLK_FREQ to your base crystal clock in Hz
72 */
73#define CONFIG_SYS_CLK_FREQ 33333333
74
75/*
76 * define CONFIG_BAUDRATE to the baudrate value you want to use as default
77 */
78#define CONFIG_BAUDRATE 115200
Wolfgang Denkf11033e2007-01-15 13:41:04 +010079#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
Heiko Schocherca43ba12007-01-11 15:44:44 +010080
Wolfgang Denk1bbbbdd2007-01-16 12:46:35 +010081#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk32bf3d12008-03-03 12:16:44 +010082 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
Wolfgang Denk1bbbbdd2007-01-16 12:46:35 +010083 "echo"
84
85#undef CONFIG_BOOTARGS
86
87#define CONFIG_EXTRA_ENV_SETTINGS \
88 "netdev=eth0\0" \
89 "nfsargs=setenv bootargs root=/dev/nfs rw " \
90 "nfsroot=${serverip}:${rootpath}\0" \
91 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Heiko Schochercb482072007-01-18 11:28:51 +010092 "nand_args=setenv bootargs root=/dev/mtdblock5 rw" \
93 "rootfstype=jffs2\0" \
Wolfgang Denk1bbbbdd2007-01-16 12:46:35 +010094 "addip=setenv bootargs ${bootargs} " \
95 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
96 ":${hostname}:${netdev}:off panic=1\0" \
Wolfgang Denka7090b92007-03-13 16:05:55 +010097 "addcons=setenv bootargs ${bootargs} " \
98 "console=ttyS0,${baudrate}\0" \
99 "flash_nfs=run nfsargs addip addcons;" \
Wolfgang Denk1bbbbdd2007-01-16 12:46:35 +0100100 "bootm ${kernel_addr}\0" \
Wolfgang Denka7090b92007-03-13 16:05:55 +0100101 "flash_nand=run nand_args addip addcons;bootm ${kernel_addr}\0" \
102 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addcons;" \
103 "bootm\0" \
Wolfgang Denk1bbbbdd2007-01-16 12:46:35 +0100104 "rootpath=/opt/eldk/ppc_4xx\0" \
105 "bootfile=/tftpboot/sc3/uImage\0" \
Heiko Schocherd0b6e142007-01-19 18:05:26 +0100106 "u-boot=/tftpboot/sc3/u-boot.bin\0" \
Wolfgang Denk74de7ae2009-04-01 23:34:12 +0200107 "setup=tftp 200000 /tftpboot/sc3/setup.img;source 200000\0" \
Wolfgang Denk1bbbbdd2007-01-16 12:46:35 +0100108 "kernel_addr=FFE08000\0" \
109 ""
110#undef CONFIG_BOOTCOMMAND
111
Heiko Schocherca43ba12007-01-11 15:44:44 +0100112#define CONFIG_SILENT_CONSOLE 1 /* enable silent startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200113#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
Heiko Schocherca43ba12007-01-11 15:44:44 +0100114
115#if 1 /* feel free to disable for development */
116#define CONFIG_AUTOBOOT_KEYED /* Enable password protection */
Wolfgang Denkc37207d2008-07-16 16:38:59 +0200117#define CONFIG_AUTOBOOT_PROMPT \
118 "\nSC3 - booting... stop with ENTER\n"
Wolfgang Denk9045f332007-06-08 10:24:58 +0200119#define CONFIG_AUTOBOOT_DELAY_STR "\r" /* 1st "password" */
120#define CONFIG_AUTOBOOT_DELAY_STR2 "\n" /* 1st "password" */
Heiko Schocherca43ba12007-01-11 15:44:44 +0100121#endif
122
123/*
124 * define CONFIG_BOOTCOMMAND to the autoboot commands. They will running after
125 * the CONFIG_BOOTDELAY delay to boot your machine
126 */
127#define CONFIG_BOOTCOMMAND "bootp;dcache on;bootm"
128
129/*
130 * define CONFIG_BOOTARGS to the default kernel parameters. They will used if you don't
131 * set different values at the u-boot prompt
132 */
133#ifdef USE_VGA_GRAPHICS
134 #define CONFIG_BOOTARGS "root=/dev/nfs rw ip=bootp nfsroot=/tftpboot/solidcard3re"
135#else
136 #define CONFIG_BOOTARGS "console=ttyS0,115200 root=/dev/nfs rw ip=bootp"
137#endif
138/*
139 * Is the USB host controller assembled? If yes define CONFIG_ISP1161_PRESENT
140 * This reserves memory bank #4 for this purpose
141 */
142#undef CONFIG_ISP1161_PRESENT
143
144#undef CONFIG_LOADS_ECHO /* no echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200145#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Heiko Schocherca43ba12007-01-11 15:44:44 +0100146
Heiko Schocherca43ba12007-01-11 15:44:44 +0100147/* #define CONFIG_EEPRO100_SROM_WRITE */
148/* #define CONFIG_SHOW_MAC */
149#define CONFIG_EEPRO100
Ben Warren96e21f82008-10-27 23:50:15 -0700150
151#define CONFIG_PPC4xx_EMAC
Heiko Schocherca43ba12007-01-11 15:44:44 +0100152#define CONFIG_MII 1 /* add 405GP MII PHY management */
153#define CONFIG_PHY_ADDR 1 /* the connected Phy defaults to address 1 */
154
Jon Loeliger46da1e92007-07-04 22:33:30 -0500155/*
Jon Loeliger079a1362007-07-10 10:12:10 -0500156 * BOOTP options
157 */
158#define CONFIG_BOOTP_BOOTFILESIZE
159#define CONFIG_BOOTP_BOOTPATH
160#define CONFIG_BOOTP_GATEWAY
161#define CONFIG_BOOTP_HOSTNAME
162
163
164/*
Jon Loeliger46da1e92007-07-04 22:33:30 -0500165 * Command line configuration.
166 */
167#include <config_cmd_default.h>
Heiko Schocherca43ba12007-01-11 15:44:44 +0100168
Jon Loeliger46da1e92007-07-04 22:33:30 -0500169
Wolfgang Denk74de7ae2009-04-01 23:34:12 +0200170#define CONFIG_CMD_CACHE
Jon Loeliger46da1e92007-07-04 22:33:30 -0500171#define CONFIG_CMD_DATE
172#define CONFIG_CMD_DHCP
Jon Loeliger46da1e92007-07-04 22:33:30 -0500173#define CONFIG_CMD_ELF
Wolfgang Denk74de7ae2009-04-01 23:34:12 +0200174#define CONFIG_CMD_I2C
175#define CONFIG_CMD_IDE
176#define CONFIG_CMD_IRQ
177#define CONFIG_CMD_JFFS2
178#define CONFIG_CMD_MII
179#define CONFIG_CMD_NAND
180#define CONFIG_CMD_NET
181#define CONFIG_CMD_PCI
182#define CONFIG_CMD_PING
183#define CONFIG_CMD_SOURCE
Jon Loeliger46da1e92007-07-04 22:33:30 -0500184
Heiko Schocherca43ba12007-01-11 15:44:44 +0100185
186#undef CONFIG_WATCHDOG /* watchdog disabled */
187
188/*
189 * Miscellaneous configurable options
190 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200191#define CONFIG_SYS_LONGHELP 1 /* undef to save memory */
192#define CONFIG_SYS_PROMPT "SC3> " /* Monitor Command Prompt */
193#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Heiko Schocherca43ba12007-01-11 15:44:44 +0100194
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200195#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
Heiko Schocherca43ba12007-01-11 15:44:44 +0100196
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
198#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Heiko Schocherca43ba12007-01-11 15:44:44 +0100199
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200200#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
201#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
Heiko Schocherca43ba12007-01-11 15:44:44 +0100202
203/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200204 * If CONFIG_SYS_EXT_SERIAL_CLOCK, then the UART divisor is 1.
205 * If CONFIG_SYS_405_UART_ERRATA_59, then UART divisor is 31.
206 * Otherwise, UART divisor is determined by CPU Clock and CONFIG_SYS_BASE_BAUD value.
Heiko Schocherca43ba12007-01-11 15:44:44 +0100207 * The Linux BASE_BAUD define should match this configuration.
208 * baseBaud = cpuClock/(uartDivisor*16)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200209 * If CONFIG_SYS_405_UART_ERRATA_59 and 200MHz CPU clock,
Heiko Schocherca43ba12007-01-11 15:44:44 +0100210 * set Linux BASE_BAUD to 403200.
211 *
212 * Consider the OPB clock! If it get lower the BASE_BAUD must be lower to
213 * (see 405GP datasheet for descritpion)
214 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200215#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */
216#undef CONFIG_SYS_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
217#define CONFIG_SYS_BASE_BAUD 921600 /* internal clock */
Heiko Schocherca43ba12007-01-11 15:44:44 +0100218
219/* The following table includes the supported baudrates */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200220#define CONFIG_SYS_BAUDRATE_TABLE \
Heiko Schocherca43ba12007-01-11 15:44:44 +0100221 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200, 230400}
222
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200223#define CONFIG_SYS_LOAD_ADDR 0x1000000 /* default load address */
224#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
Heiko Schocherca43ba12007-01-11 15:44:44 +0100225
Heiko Schocherca43ba12007-01-11 15:44:44 +0100226/*-----------------------------------------------------------------------
227 * IIC stuff
228 *-----------------------------------------------------------------------
229 */
Dirk Eibach880540d2013-04-25 02:40:01 +0000230#define CONFIG_SYS_I2C
231#define CONFIG_SYS_I2C_PPC4XX
232#define CONFIG_SYS_I2C_PPC4XX_CH0
Heiko Schocherca43ba12007-01-11 15:44:44 +0100233
234#define I2C_INIT
235#define I2C_ACTIVE 0
236#define I2C_TRISTATE 0
237
Dirk Eibach880540d2013-04-25 02:40:01 +0000238#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 100000
239#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F /* mask valid bits */
Heiko Schocherca43ba12007-01-11 15:44:44 +0100240
241#define CONFIG_RTC_DS1337
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200242#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Heiko Schocherca43ba12007-01-11 15:44:44 +0100243
244/*-----------------------------------------------------------------------
245 * PCI stuff
246 *-----------------------------------------------------------------------
247 */
Wolfgang Denkf11033e2007-01-15 13:41:04 +0100248#define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
249#define PCI_HOST_FORCE 1 /* configure as pci host */
250#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
Heiko Schocherca43ba12007-01-11 15:44:44 +0100251
Wolfgang Denkf11033e2007-01-15 13:41:04 +0100252#define CONFIG_PCI /* include pci support */
Gabor Juhos842033e2013-05-30 07:06:12 +0000253#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
Wolfgang Denkf11033e2007-01-15 13:41:04 +0100254#define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
255#define CONFIG_PCI_PNP /* do pci plug-and-play */
256 /* resource configuration */
Heiko Schocherca43ba12007-01-11 15:44:44 +0100257
258/* If you want to see, whats connected to your PCI bus */
259/* #define CONFIG_PCI_SCAN_SHOW */
260
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200261#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x0000 /* PCI Vendor ID: to-do!!! */
262#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: to-do!!! */
263#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
264#define CONFIG_SYS_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
265#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
266#define CONFIG_SYS_PCI_PTM2LA 0x00000000 /* disabled */
267#define CONFIG_SYS_PCI_PTM2MS 0x00000000 /* disabled */
268#define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
Heiko Schocherca43ba12007-01-11 15:44:44 +0100269
270/*-----------------------------------------------------------------------
271 * External peripheral base address
272 *-----------------------------------------------------------------------
273 */
Jon Loeliger46da1e92007-07-04 22:33:30 -0500274#if !defined(CONFIG_CMD_IDE)
Heiko Schocherca43ba12007-01-11 15:44:44 +0100275
Wolfgang Denkf11033e2007-01-15 13:41:04 +0100276#undef CONFIG_IDE_LED /* no led for ide supported */
277#undef CONFIG_IDE_RESET /* no reset for ide supported */
Heiko Schocherca43ba12007-01-11 15:44:44 +0100278
279/*-----------------------------------------------------------------------
280 * IDE/ATA stuff
281 *-----------------------------------------------------------------------
282 */
Jon Loeliger46da1e92007-07-04 22:33:30 -0500283#else
Heiko Schocherca43ba12007-01-11 15:44:44 +0100284#define CONFIG_START_IDE 1 /* check, if use IDE */
285
Wolfgang Denkf11033e2007-01-15 13:41:04 +0100286#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
287#undef CONFIG_IDE_LED /* no led for ide supported */
288#undef CONFIG_IDE_RESET /* no reset for ide supported */
Heiko Schocherca43ba12007-01-11 15:44:44 +0100289
290#define CONFIG_ATAPI
291#define CONFIG_DOS_PARTITION
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200292#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */
Heiko Schocherca43ba12007-01-11 15:44:44 +0100293
294#ifndef IDE_USES_ISA_EMULATION
295
296/* New and faster access */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200297#define CONFIG_SYS_ATA_BASE_ADDR 0x7A000000 /* start of ISA IO emulation */
Heiko Schocherca43ba12007-01-11 15:44:44 +0100298
299/* How many IDE busses are available */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200300#define CONFIG_SYS_IDE_MAXBUS 1
Heiko Schocherca43ba12007-01-11 15:44:44 +0100301
302/* What IDE ports are available */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200303#define CONFIG_SYS_ATA_IDE0_OFFSET 0x000 /* first is available */
304#undef CONFIG_SYS_ATA_IDE1_OFFSET /* second not available */
Heiko Schocherca43ba12007-01-11 15:44:44 +0100305
306/* access to the data port is calculated:
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200307 CONFIG_SYS_ATA_BASE_ADDR + CONFIG_SYS_ATA_IDE0_OFFSET + CONFIG_SYS_ATA_DATA_OFFSET + 0 */
308#define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
Heiko Schocherca43ba12007-01-11 15:44:44 +0100309
310/* access to the registers is calculated:
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200311 CONFIG_SYS_ATA_BASE_ADDR + CONFIG_SYS_ATA_IDE0_OFFSET + CONFIG_SYS_ATA_REG_OFFSET + [1..7] */
312#define CONFIG_SYS_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses */
Heiko Schocherca43ba12007-01-11 15:44:44 +0100313
314/* access to the alternate register is calculated:
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200315 CONFIG_SYS_ATA_BASE_ADDR + CONFIG_SYS_ATA_IDE0_OFFSET + CONFIG_SYS_ATA_ALT_OFFSET + 6 */
316#define CONFIG_SYS_ATA_ALT_OFFSET 0x008 /* Offset for alternate registers */
Heiko Schocherca43ba12007-01-11 15:44:44 +0100317
318#else /* IDE_USES_ISA_EMULATION */
319
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200320#define CONFIG_SYS_ATA_BASE_ADDR 0x79000000 /* start of ISA IO emulation */
Heiko Schocherca43ba12007-01-11 15:44:44 +0100321
322/* How many IDE busses are available */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200323#define CONFIG_SYS_IDE_MAXBUS 1
Heiko Schocherca43ba12007-01-11 15:44:44 +0100324
325/* What IDE ports are available */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200326#define CONFIG_SYS_ATA_IDE0_OFFSET 0x01F0 /* first is available */
327#undef CONFIG_SYS_ATA_IDE1_OFFSET /* second not available */
Heiko Schocherca43ba12007-01-11 15:44:44 +0100328
329/* access to the data port is calculated:
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200330 CONFIG_SYS_ATA_BASE_ADDR + CONFIG_SYS_ATA_IDE0_OFFSET + CONFIG_SYS_ATA_DATA_OFFSET + 0 */
331#define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
Heiko Schocherca43ba12007-01-11 15:44:44 +0100332
333/* access to the registers is calculated:
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200334 CONFIG_SYS_ATA_BASE_ADDR + CONFIG_SYS_ATA_IDE0_OFFSET + CONFIG_SYS_ATA_REG_OFFSET + [1..7] */
335#define CONFIG_SYS_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses */
Heiko Schocherca43ba12007-01-11 15:44:44 +0100336
337/* access to the alternate register is calculated:
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200338 CONFIG_SYS_ATA_BASE_ADDR + CONFIG_SYS_ATA_IDE0_OFFSET + CONFIG_SYS_ATA_ALT_OFFSET + 6 */
339#define CONFIG_SYS_ATA_ALT_OFFSET 0x03F0 /* Offset for alternate registers */
Heiko Schocherca43ba12007-01-11 15:44:44 +0100340
341#endif /* IDE_USES_ISA_EMULATION */
342
Jon Loeliger46da1e92007-07-04 22:33:30 -0500343#endif
Heiko Schocherca43ba12007-01-11 15:44:44 +0100344
345/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200346#define CONFIG_SYS_KEY_REG_BASE_ADDR 0xF0100000
347#define CONFIG_SYS_IR_REG_BASE_ADDR 0xF0200000
348#define CONFIG_SYS_FPGA_REG_BASE_ADDR 0xF0300000
Heiko Schocherca43ba12007-01-11 15:44:44 +0100349*/
350
351/*-----------------------------------------------------------------------
352 * Start addresses for the final memory configuration
353 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200354 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
Heiko Schocherca43ba12007-01-11 15:44:44 +0100355 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200356 * CONFIG_SYS_FLASH_BASE -> start address of internal flash
357 * CONFIG_SYS_MONITOR_BASE -> start of u-boot
Heiko Schocherca43ba12007-01-11 15:44:44 +0100358 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200359#define CONFIG_SYS_SDRAM_BASE 0x00000000
360#define CONFIG_SYS_FLASH_BASE 0xFFE00000
Heiko Schocher5bea7e62010-07-27 07:07:24 +0200361
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200362#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* Start of U-Boot */
Heiko Schocher5bea7e62010-07-27 07:07:24 +0200363#define CONFIG_SYS_MONITOR_LEN (0xFFFFFFFF - CONFIG_SYS_MONITOR_BASE + 1)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200364#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserve 128 KiB for malloc() */
Heiko Schocherca43ba12007-01-11 15:44:44 +0100365
366/*
367 * For booting Linux, the board info and command line data
368 * have to be in the first 8 MiB of memory, since this is
369 * the maximum mapped by the Linux kernel during initialization.
370 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200371#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Heiko Schocherca43ba12007-01-11 15:44:44 +0100372/*-----------------------------------------------------------------------
Wolfgang Denkf11033e2007-01-15 13:41:04 +0100373 * FLASH organization ## FIXME: lookup in datasheet
Heiko Schocherca43ba12007-01-11 15:44:44 +0100374 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200375#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
376#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
Heiko Schocherca43ba12007-01-11 15:44:44 +0100377
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200378#define CONFIG_SYS_FLASH_CFI /* flash is CFI compat. */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200379#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200380#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector */
381#define CONFIG_SYS_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash*/
382#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
383#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
384#define CONFIG_SYS_WRITE_SWAPPED_DATA /* swap Databytes between reading/writing */
Heiko Schocherca43ba12007-01-11 15:44:44 +0100385
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200386#define CONFIG_ENV_IS_IN_FLASH 1
387#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200388#define CONFIG_ENV_OFFSET 0x00000000 /* Offset of Environment Sector in bottom type */
389#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
390#define CONFIG_ENV_SECT_SIZE 0x4000 /* see README - env sector total size */
Wolfgang Denk6d3e0102007-01-16 18:30:50 +0100391
392/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200393#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SIZE)
394#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Wolfgang Denk6d3e0102007-01-16 18:30:50 +0100395
Heiko Schocherca43ba12007-01-11 15:44:44 +0100396#endif
397/* let us changing anything in our environment */
398#define CONFIG_ENV_OVERWRITE
399
400/*
401 * NAND-FLASH stuff
402 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200403#define CONFIG_SYS_MAX_NAND_DEVICE 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200404#define CONFIG_SYS_NAND_BASE 0x77D00000
Heiko Schocherca43ba12007-01-11 15:44:44 +0100405
Heiko Schochercb482072007-01-18 11:28:51 +0100406#define CONFIG_JFFS2_NAND 1 /* jffs2 on nand support */
407
Wolfgang Denk51056dd2007-04-11 17:22:55 +0200408/* No command line, one static partition */
Stefan Roese68d7d652009-03-19 13:30:36 +0100409#undef CONFIG_CMD_MTDPARTS
Heiko Schochercb482072007-01-18 11:28:51 +0100410#define CONFIG_JFFS2_DEV "nand0"
Wolfgang Denk51056dd2007-04-11 17:22:55 +0200411#define CONFIG_JFFS2_PART_SIZE 0x01000000
412#define CONFIG_JFFS2_PART_OFFSET 0x00000000
Heiko Schochercb482072007-01-18 11:28:51 +0100413
Heiko Schocherca43ba12007-01-11 15:44:44 +0100414/*
415 * Init Memory Controller:
416 *
417 */
418
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200419#define FLASH_BASE0_PRELIM CONFIG_SYS_FLASH_BASE
Heiko Schocherca43ba12007-01-11 15:44:44 +0100420#define FLASH_BASE1_PRELIM 0
421
422/*-----------------------------------------------------------------------
423 * Some informations about the internal SRAM (OCM=On Chip Memory)
424 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200425 * CONFIG_SYS_OCM_DATA_ADDR -> location
426 * CONFIG_SYS_OCM_DATA_SIZE -> size
Heiko Schocherca43ba12007-01-11 15:44:44 +0100427*/
428
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200429#define CONFIG_SYS_TEMP_STACK_OCM 1
430#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
431#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
Heiko Schocherca43ba12007-01-11 15:44:44 +0100432
433/*-----------------------------------------------------------------------
434 * Definitions for initial stack pointer and data area (in DPRAM):
435 * - we are using the internal 4k SRAM, so we don't need data cache mapping
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200436 * - internal SRAM (OCM=On Chip Memory) is placed to CONFIG_SYS_OCM_DATA_ADDR
Heiko Schocherca43ba12007-01-11 15:44:44 +0100437 * - Stackpointer will be located to
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200438 * (CONFIG_SYS_INIT_RAM_ADDR&0xFFFF0000) | (CONFIG_SYS_INIT_SP_OFFSET&0x0000FFFF)
Stefan Roesea47a12b2010-04-15 16:07:28 +0200439 * in arch/powerpc/cpu/ppc4xx/start.S
Heiko Schocherca43ba12007-01-11 15:44:44 +0100440 */
441
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200442#undef CONFIG_SYS_INIT_DCACHE_CS
Heiko Schocherca43ba12007-01-11 15:44:44 +0100443/* Where the internal SRAM starts */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200444#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR
Heiko Schocherca43ba12007-01-11 15:44:44 +0100445/* Where the internal SRAM ends (only offset) */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200446#define CONFIG_SYS_INIT_RAM_SIZE 0x0F00
Heiko Schocherca43ba12007-01-11 15:44:44 +0100447
448/*
449
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200450 CONFIG_SYS_INIT_RAM_ADDR ------> ------------ lower address
Wolfgang Denkf11033e2007-01-15 13:41:04 +0100451 | |
452 | ^ |
453 | | |
454 | | Stack |
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200455 CONFIG_SYS_GBL_DATA_OFFSET ----> ------------
Wolfgang Denkf11033e2007-01-15 13:41:04 +0100456 | |
457 | 64 Bytes |
458 | |
Wolfgang Denk553f0982010-10-26 13:32:32 +0200459 CONFIG_SYS_INIT_RAM_SIZE ------> ------------ higher address
Heiko Schocherca43ba12007-01-11 15:44:44 +0100460 (offset only)
461
462*/
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200463#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Heiko Schocherca43ba12007-01-11 15:44:44 +0100464/* Initial value of the stack pointern in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200465#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Heiko Schocherca43ba12007-01-11 15:44:44 +0100466
Heiko Schocherca43ba12007-01-11 15:44:44 +0100467/* ################################################################################### */
Stefan Roesea47a12b2010-04-15 16:07:28 +0200468/* These defines will be used in arch/powerpc/cpu/ppc4xx/cpu_init.c to setup external chip selects */
Heiko Schocherca43ba12007-01-11 15:44:44 +0100469/* They are currently undefined cause they are initiaized in board/solidcard3/init.S */
470
471/* This chip select accesses the boot device */
472/* It depends on boot select switch if this device is 16 or 8 bit */
473
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200474#undef CONFIG_SYS_EBC_PB0AP
475#undef CONFIG_SYS_EBC_PB0CR
Heiko Schocherca43ba12007-01-11 15:44:44 +0100476
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200477#undef CONFIG_SYS_EBC_PB1AP
478#undef CONFIG_SYS_EBC_PB1CR
Heiko Schocherca43ba12007-01-11 15:44:44 +0100479
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200480#undef CONFIG_SYS_EBC_PB2AP
481#undef CONFIG_SYS_EBC_PB2CR
Heiko Schocherca43ba12007-01-11 15:44:44 +0100482
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200483#undef CONFIG_SYS_EBC_PB3AP
484#undef CONFIG_SYS_EBC_PB3CR
Heiko Schocherca43ba12007-01-11 15:44:44 +0100485
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200486#undef CONFIG_SYS_EBC_PB4AP
487#undef CONFIG_SYS_EBC_PB4CR
Heiko Schocherca43ba12007-01-11 15:44:44 +0100488
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200489#undef CONFIG_SYS_EBC_PB5AP
490#undef CONFIG_SYS_EBC_PB5CR
Heiko Schocherca43ba12007-01-11 15:44:44 +0100491
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200492#undef CONFIG_SYS_EBC_PB6AP
493#undef CONFIG_SYS_EBC_PB6CR
Heiko Schocherca43ba12007-01-11 15:44:44 +0100494
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200495#undef CONFIG_SYS_EBC_PB7AP
496#undef CONFIG_SYS_EBC_PB7CR
Heiko Schocherca43ba12007-01-11 15:44:44 +0100497
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200498#define CONFIG_SYS_EBC_CFG 0xb84ef000
Heiko Schochercb482072007-01-18 11:28:51 +0100499
Wolfgang Denkee8028b2010-11-21 20:55:42 +0100500#undef CONFIG_SDRAM_BANK0 /* use private SDRAM initialization */
Heiko Schocherca43ba12007-01-11 15:44:44 +0100501#undef CONFIG_SPD_EEPROM
502
503/*
504 * Define this to get more information about system configuration
505 */
506/* #define SC3_DEBUGOUT */
507#undef SC3_DEBUGOUT
508
509/***********************************************************************
510 * External peripheral base address
511 ***********************************************************************/
512
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200513#define CONFIG_SYS_ISA_MEM_BASE_ADDRESS 0x78000000
Heiko Schocherca43ba12007-01-11 15:44:44 +0100514/*
Albert ARIBAUDfa82f872011-08-04 18:45:45 +0200515 Die Grafik-Treiber greifen über die Adresse in diesem Macro auf den Chip zu.
Heiko Schocherca43ba12007-01-11 15:44:44 +0100516 Das funktioniert bei deren Karten, weil sie eine PCI-Bridge benutzen, die
Albert ARIBAUDfa82f872011-08-04 18:45:45 +0200517 das gleiche Mapping durchführen kann, wie der SC520 (also Aufteilen von IO-Zugriffen
Heiko Schocherca43ba12007-01-11 15:44:44 +0100518 auf ISA- und PCI-Zyklen)
519 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200520#define CONFIG_SYS_ISA_IO_BASE_ADDRESS 0xE8000000
521/*#define CONFIG_SYS_ISA_IO_BASE_ADDRESS 0x79000000 */
Heiko Schocherca43ba12007-01-11 15:44:44 +0100522
523/************************************************************
524 * Video support
525 ************************************************************/
526
527#ifdef USE_VGA_GRAPHICS
528#define CONFIG_VIDEO /* To enable video controller support */
529#define CONFIG_VIDEO_CT69000
530#define CONFIG_CFB_CONSOLE
531/* #define CONFIG_VIDEO_LOGO */
532#define CONFIG_VGA_AS_SINGLE_DEVICE
533#define CONFIG_VIDEO_SW_CURSOR
534/* #define CONFIG_VIDEO_HW_CURSOR */
535#define CONFIG_VIDEO_ONBOARD /* Video controller is on-board */
536
537#define VIDEO_HW_RECTFILL
538#define VIDEO_HW_BITBLT
539
540#endif
541
542/************************************************************
543 * Ident
544 ************************************************************/
545#define CONFIG_SC3_VERSION "r1.4"
546
547#define POST_OUT(x) (*((volatile unsigned char*)(0x79000080))=x)
548
549#endif /* __CONFIG_H */