blob: 88d5e15b8c3ab2b1f221a05d211c65cf3112ef5b [file] [log] [blame]
Igor Opaniuk7d6ca122019-10-16 13:39:35 +03001// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2/*
Max Krummenacher80ef6922021-10-06 18:55:36 +02003 * Copyright 2019-2021 Toradex AG
Igor Opaniuk7d6ca122019-10-16 13:39:35 +03004 */
5
6/dts-v1/;
7#include <dt-bindings/gpio/gpio.h>
8#include "imx6ull.dtsi"
9
10/ {
Francesco Dolcini18288772021-09-23 09:55:21 +020011 /* Ethernet aliases to ensure correct MAC addresses */
12 aliases {
13 ethernet0 = &fec2;
14 ethernet1 = &fec1;
15 };
16
Igor Opaniuk7d6ca122019-10-16 13:39:35 +030017 chosen {
18 stdout-path = &uart1;
19 };
20
21 reg_module_3v3: regulator-module-3v3 {
22 compatible = "regulator-fixed";
23 regulator-always-on;
24 regulator-name = "+V3.3";
25 regulator-min-microvolt = <3300000>;
26 regulator-max-microvolt = <3300000>;
27 };
28
29 reg_module_3v3_avdd: regulator-module-3v3-avdd {
30 compatible = "regulator-fixed";
31 regulator-always-on;
32 regulator-name = "+V3.3_AVDD_AUDIO";
33 regulator-min-microvolt = <3300000>;
34 regulator-max-microvolt = <3300000>;
35 };
36
37 reg_5v0: regulator-5v0 {
38 compatible = "regulator-fixed";
39 regulator-name = "5V";
40 regulator-min-microvolt = <5000000>;
41 regulator-max-microvolt = <5000000>;
42 };
43
44 reg_sd1_vmmc: regulator-sd1-vmmc {
45 compatible = "regulator-gpio";
46 gpio = <&gpio5 9 GPIO_ACTIVE_HIGH>;
47 pinctrl-names = "default";
48 pinctrl-0 = <&pinctrl_snvs_reg_sd>;
49 regulator-always-on;
50 regulator-name = "+V3.3_1.8_SD";
51 regulator-min-microvolt = <1800000>;
52 regulator-max-microvolt = <3300000>;
53 states = <1800000 0x1 3300000 0x0>;
54 vin-supply = <&reg_module_3v3>;
55 };
56
57 reg_usbh_vbus: regulator-usbh-vbus {
58 compatible = "regulator-fixed";
59 pinctrl-names = "default";
60 pinctrl-0 = <&pinctrl_usbh_reg>;
61 regulator-name = "VCC_USB[1-4]";
62 regulator-min-microvolt = <5000000>;
63 regulator-max-microvolt = <5000000>;
64 gpio = <&gpio1 2 GPIO_ACTIVE_LOW>; /* USBH_PEN */
65 vin-supply = <&reg_5v0>;
66 };
Philippe Schenkeraa6f57d2022-04-08 10:07:11 +020067
68 reg_eth_phy: regulator-eth-phy {
69 compatible = "regulator-fixed-clock";
70 regulator-boot-on;
71 regulator-min-microvolt = <3300000>;
72 regulator-max-microvolt = <3300000>;
73 regulator-name = "eth_phy";
74 regulator-type = "voltage";
75 vin-supply = <&reg_module_3v3>;
76 clocks = <&clks IMX6UL_CLK_ENET2_REF_125M>;
77 startup-delay-us = <150000>;
78 };
Igor Opaniuk7d6ca122019-10-16 13:39:35 +030079};
80
81&adc1 {
82 num-channels = <10>;
83 vref-supply = <&reg_module_3v3_avdd>;
84};
85
86/* Colibri SPI */
87&ecspi1 {
88 cs-gpios = <&gpio3 26 GPIO_ACTIVE_HIGH>;
89 pinctrl-names = "default";
90 pinctrl-0 = <&pinctrl_ecspi1 &pinctrl_ecspi1_cs>;
91};
92
93/* Ethernet */
94&fec2 {
95 pinctrl-names = "default";
96 pinctrl-0 = <&pinctrl_enet2>;
97 phy-mode = "rmii";
98 phy-handle = <&ethphy1>;
Philippe Schenkeraa6f57d2022-04-08 10:07:11 +020099 phy-supply = <&reg_eth_phy>;
Igor Opaniuk7d6ca122019-10-16 13:39:35 +0300100 status = "okay";
101
102 mdio {
103 #address-cells = <1>;
104 #size-cells = <0>;
105
106 ethphy1: ethernet-phy@2 {
107 compatible = "ethernet-phy-ieee802.3-c22";
108 max-speed = <100>;
109 reg = <2>;
110 };
111 };
112};
113
Igor Opaniuk7d6ca122019-10-16 13:39:35 +0300114/*
115 * I2C3_SDA/SCL on SODIMM 194/196 (e.g. RTC on carrier board)
116 */
117&i2c1 {
118 pinctrl-names = "default", "gpio";
119 pinctrl-0 = <&pinctrl_i2c1>;
120 pinctrl-1 = <&pinctrl_i2c1_gpio>;
121 sda-gpios = <&gpio1 29 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
122 scl-gpios = <&gpio1 28 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
123 status = "okay";
124};
125
126/*
127 * PWR_I2C: power I2C to audio codec, PMIC, temperature sensor and
128 * touch screen controller
129 */
130&i2c2 {
131 pinctrl-names = "default", "gpio";
132 pinctrl-0 = <&pinctrl_i2c2>;
133 pinctrl-1 = <&pinctrl_i2c2_gpio>;
134 sda-gpios = <&gpio1 31 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
135 scl-gpios = <&gpio1 30 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
136 status = "okay";
137
138 ad7879@2c {
139 compatible = "adi,ad7879-1";
140 pinctrl-names = "default";
141 pinctrl-0 = <&pinctrl_snvs_ad7879_int>;
142 reg = <0x2c>;
143 interrupt-parent = <&gpio5>;
144 interrupts = <7 IRQ_TYPE_EDGE_FALLING>;
145 touchscreen-max-pressure = <4096>;
146 adi,resistance-plate-x = <120>;
147 adi,first-conversion-delay = /bits/ 8 <3>;
148 adi,acquisition-time = /bits/ 8 <1>;
149 adi,median-filter-size = /bits/ 8 <2>;
150 adi,averaging = /bits/ 8 <1>;
151 adi,conversion-interval = /bits/ 8 <255>;
152 };
153};
154
Igor Opaniuk7d6ca122019-10-16 13:39:35 +0300155/* PWM <A> */
156&pwm4 {
157 pinctrl-names = "default";
158 pinctrl-0 = <&pinctrl_pwm4>;
159 #pwm-cells = <3>;
160};
161
162/* PWM <B> */
163&pwm5 {
164 pinctrl-names = "default";
165 pinctrl-0 = <&pinctrl_pwm5>;
166 #pwm-cells = <3>;
167};
168
169/* PWM <C> */
170&pwm6 {
171 pinctrl-names = "default";
172 pinctrl-0 = <&pinctrl_pwm6>;
173 #pwm-cells = <3>;
174};
175
176/* PWM <D> */
177&pwm7 {
178 pinctrl-names = "default";
179 pinctrl-0 = <&pinctrl_pwm7>;
180 #pwm-cells = <3>;
181};
182
183&sdma {
184 status = "okay";
185};
186
187&snvs_pwrkey {
188 status = "disabled";
189};
190
191/* Colibri UART_A */
192&uart1 {
193 pinctrl-names = "default";
194 pinctrl-0 = <&pinctrl_uart1 &pinctrl_uart1_ctrl1>;
195 uart-has-rtscts;
196 fsl,dte-mode;
197 status = "okay";
198};
199
200/* Colibri UART_B */
201&uart2 {
202 pinctrl-names = "default";
203 pinctrl-0 = <&pinctrl_uart2>;
204 uart-has-rtscts;
205 fsl,dte-mode;
206};
207
208/* Colibri UART_C */
209&uart5 {
210 pinctrl-names = "default";
211 pinctrl-0 = <&pinctrl_uart5>;
212 fsl,dte-mode;
213};
214
215/* Colibri USBC */
216&usbotg1 {
217 dr_mode = "host";
218 srp-disable;
219 hnp-disable;
220 adp-disable;
221 status = "okay";
222};
223
224/* Colibri USBH */
225&usbotg2 {
226 dr_mode = "host";
227 vbus-supply = <&reg_usbh_vbus>;
228 status = "okay";
229};
230
231/* Colibri MMC */
232&usdhc1 {
233 assigned-clocks = <&clks IMX6UL_CLK_USDHC1_SEL>, <&clks IMX6UL_CLK_USDHC1>;
234 assigned-clock-parents = <&clks IMX6UL_CLK_PLL2_PFD2>;
235 assigned-clock-rates = <0>, <198000000>;
236 cd-gpios = <&gpio5 0 GPIO_ACTIVE_LOW>; /* MMC_CD */
237 pinctrl-names = "default", "state_100mhz", "state_200mhz";
238 pinctrl-0 = <&pinctrl_usdhc1 &pinctrl_snvs_usdhc1_cd>;
239 pinctrl-1 = <&pinctrl_usdhc1_100mhz>;
240 pinctrl-2 = <&pinctrl_usdhc1_200mhz>;
241 vmmc-supply = <&reg_sd1_vmmc>;
242 status = "okay";
243};
244
245&iomuxc {
246 pinctrl_can_int: canint-grp {
247 fsl,pins = <
248 /* SODIMM 73 */
249 MX6UL_PAD_ENET1_TX_DATA1__GPIO2_IO04 0X14
250 >;
251 };
252
253 pinctrl_enet2: enet2-grp {
254 fsl,pins = <
255 MX6UL_PAD_GPIO1_IO06__ENET2_MDIO 0x1b0b0
256 MX6UL_PAD_GPIO1_IO07__ENET2_MDC 0x1b0b0
257 MX6UL_PAD_ENET2_RX_DATA0__ENET2_RDATA00 0x1b0b0
258 MX6UL_PAD_ENET2_RX_DATA1__ENET2_RDATA01 0x1b0b0
259 MX6UL_PAD_ENET2_RX_EN__ENET2_RX_EN 0x1b0b0
260 MX6UL_PAD_ENET2_RX_ER__ENET2_RX_ER 0x1b0b0
261 MX6UL_PAD_ENET2_TX_CLK__ENET2_REF_CLK2 0x4001b031
262 MX6UL_PAD_ENET2_TX_DATA0__ENET2_TDATA00 0x1b0b0
263 MX6UL_PAD_ENET2_TX_DATA1__ENET2_TDATA01 0x1b0b0
264 MX6UL_PAD_ENET2_TX_EN__ENET2_TX_EN 0x1b0b0
265 >;
266 };
267
268 pinctrl_ecspi1_cs: ecspi1-cs-grp {
269 fsl,pins = <
270 MX6UL_PAD_LCD_DATA21__GPIO3_IO26 0x000a0
271 >;
272 };
273
274 pinctrl_ecspi1: ecspi1-grp {
275 fsl,pins = <
276 MX6UL_PAD_LCD_DATA20__ECSPI1_SCLK 0x000a0
277 MX6UL_PAD_LCD_DATA22__ECSPI1_MOSI 0x000a0
278 MX6UL_PAD_LCD_DATA23__ECSPI1_MISO 0x100a0
279 >;
280 };
281
282 pinctrl_flexcan2: flexcan2-grp {
283 fsl,pins = <
284 MX6UL_PAD_ENET1_TX_DATA0__FLEXCAN2_RX 0x1b020
285 MX6UL_PAD_ENET1_RX_EN__FLEXCAN2_TX 0x1b020
286 >;
287 };
288
289 pinctrl_gpio_bl_on: gpio-bl-on-grp {
290 fsl,pins = <
291 MX6UL_PAD_JTAG_TMS__GPIO1_IO11 0x000a0
292 >;
293 };
294
295 pinctrl_gpio1: gpio1-grp {
296 fsl,pins = <
297 MX6UL_PAD_ENET1_RX_DATA0__GPIO2_IO00 0x74 /* SODIMM 55 */
298 MX6UL_PAD_ENET1_RX_DATA1__GPIO2_IO01 0x74 /* SODIMM 63 */
299 MX6UL_PAD_UART3_RX_DATA__GPIO1_IO25 0X14 /* SODIMM 77 */
300 MX6UL_PAD_JTAG_TCK__GPIO1_IO14 0x14 /* SODIMM 99 */
301 MX6UL_PAD_NAND_CE1_B__GPIO4_IO14 0x14 /* SODIMM 133 */
302 MX6UL_PAD_UART3_TX_DATA__GPIO1_IO24 0x14 /* SODIMM 135 */
303 MX6UL_PAD_UART3_CTS_B__GPIO1_IO26 0x14 /* SODIMM 100 */
304 MX6UL_PAD_JTAG_TRST_B__GPIO1_IO15 0x14 /* SODIMM 102 */
305 MX6UL_PAD_ENET1_RX_ER__GPIO2_IO07 0x14 /* SODIMM 104 */
306 MX6UL_PAD_UART3_RTS_B__GPIO1_IO27 0x14 /* SODIMM 186 */
307 >;
308 };
309
310 pinctrl_gpio2: gpio2-grp { /* Camera */
311 fsl,pins = <
312 MX6UL_PAD_CSI_DATA04__GPIO4_IO25 0x74 /* SODIMM 69 */
313 MX6UL_PAD_CSI_MCLK__GPIO4_IO17 0x14 /* SODIMM 75 */
314 MX6UL_PAD_CSI_DATA06__GPIO4_IO27 0x14 /* SODIMM 85 */
315 MX6UL_PAD_CSI_PIXCLK__GPIO4_IO18 0x14 /* SODIMM 96 */
316 MX6UL_PAD_CSI_DATA05__GPIO4_IO26 0x14 /* SODIMM 98 */
317 >;
318 };
319
320 pinctrl_gpio3: gpio3-grp { /* CAN2 */
321 fsl,pins = <
322 MX6UL_PAD_ENET1_RX_EN__GPIO2_IO02 0x14 /* SODIMM 178 */
323 MX6UL_PAD_ENET1_TX_DATA0__GPIO2_IO03 0x14 /* SODIMM 188 */
324 >;
325 };
326
327 pinctrl_gpio4: gpio4-grp {
328 fsl,pins = <
329 MX6UL_PAD_CSI_DATA07__GPIO4_IO28 0x74 /* SODIMM 65 */
330 >;
331 };
332
333 pinctrl_gpio5: gpio5-grp { /* ATMEL MXT TOUCH */
334 fsl,pins = <
335 MX6UL_PAD_JTAG_MOD__GPIO1_IO10 0x74 /* SODIMM 106 */
336 >;
337 };
338
339 pinctrl_gpio6: gpio6-grp { /* Wifi pins */
340 fsl,pins = <
341 MX6UL_PAD_GPIO1_IO03__GPIO1_IO03 0x14 /* SODIMM 89 */
342 MX6UL_PAD_CSI_DATA02__GPIO4_IO23 0x14 /* SODIMM 79 */
343 MX6UL_PAD_CSI_VSYNC__GPIO4_IO19 0x14 /* SODIMM 81 */
344 MX6UL_PAD_CSI_DATA03__GPIO4_IO24 0x14 /* SODIMM 97 */
345 MX6UL_PAD_CSI_DATA00__GPIO4_IO21 0x14 /* SODIMM 101 */
346 MX6UL_PAD_CSI_DATA01__GPIO4_IO22 0x14 /* SODIMM 103 */
347 MX6UL_PAD_CSI_HSYNC__GPIO4_IO20 0x14 /* SODIMM 94 */
348 >;
349 };
350
Igor Opaniuk7d6ca122019-10-16 13:39:35 +0300351 pinctrl_i2c1: i2c1-grp {
352 fsl,pins = <
353 MX6UL_PAD_UART4_TX_DATA__I2C1_SCL 0x4001b8b0
354 MX6UL_PAD_UART4_RX_DATA__I2C1_SDA 0x4001b8b0
355 >;
356 };
357
358 pinctrl_i2c1_gpio: i2c1-gpio-grp {
359 fsl,pins = <
360 MX6UL_PAD_UART4_TX_DATA__GPIO1_IO28 0x4001b8b0
361 MX6UL_PAD_UART4_RX_DATA__GPIO1_IO29 0x4001b8b0
362 >;
363 };
364
365 pinctrl_i2c2: i2c2-grp {
366 fsl,pins = <
367 MX6UL_PAD_UART5_TX_DATA__I2C2_SCL 0x4001b8b0
368 MX6UL_PAD_UART5_RX_DATA__I2C2_SDA 0x4001b8b0
369 >;
370 };
371
372 pinctrl_i2c2_gpio: i2c2-gpio-grp {
373 fsl,pins = <
374 MX6UL_PAD_UART5_TX_DATA__GPIO1_IO30 0x4001b8b0
375 MX6UL_PAD_UART5_RX_DATA__GPIO1_IO31 0x4001b8b0
376 >;
377 };
378
379 pinctrl_lcdif_dat: lcdif-dat-grp {
380 fsl,pins = <
381 MX6UL_PAD_LCD_DATA00__LCDIF_DATA00 0x00079
382 MX6UL_PAD_LCD_DATA01__LCDIF_DATA01 0x00079
383 MX6UL_PAD_LCD_DATA02__LCDIF_DATA02 0x00079
384 MX6UL_PAD_LCD_DATA03__LCDIF_DATA03 0x00079
385 MX6UL_PAD_LCD_DATA04__LCDIF_DATA04 0x00079
386 MX6UL_PAD_LCD_DATA05__LCDIF_DATA05 0x00079
387 MX6UL_PAD_LCD_DATA06__LCDIF_DATA06 0x00079
388 MX6UL_PAD_LCD_DATA07__LCDIF_DATA07 0x00079
389 MX6UL_PAD_LCD_DATA08__LCDIF_DATA08 0x00079
390 MX6UL_PAD_LCD_DATA09__LCDIF_DATA09 0x00079
391 MX6UL_PAD_LCD_DATA10__LCDIF_DATA10 0x00079
392 MX6UL_PAD_LCD_DATA11__LCDIF_DATA11 0x00079
393 MX6UL_PAD_LCD_DATA12__LCDIF_DATA12 0x00079
394 MX6UL_PAD_LCD_DATA13__LCDIF_DATA13 0x00079
395 MX6UL_PAD_LCD_DATA14__LCDIF_DATA14 0x00079
396 MX6UL_PAD_LCD_DATA15__LCDIF_DATA15 0x00079
397 MX6UL_PAD_LCD_DATA16__LCDIF_DATA16 0x00079
398 MX6UL_PAD_LCD_DATA17__LCDIF_DATA17 0x00079
399 >;
400 };
401
402 pinctrl_lcdif_ctrl: lcdif-ctrl-grp {
403 fsl,pins = <
404 MX6UL_PAD_LCD_CLK__LCDIF_CLK 0x00079
405 MX6UL_PAD_LCD_ENABLE__LCDIF_ENABLE 0x00079
406 MX6UL_PAD_LCD_HSYNC__LCDIF_HSYNC 0x00079
407 MX6UL_PAD_LCD_VSYNC__LCDIF_VSYNC 0x00079
408 >;
409 };
410
411 pinctrl_pwm4: pwm4-grp {
412 fsl,pins = <
413 MX6UL_PAD_NAND_WP_B__PWM4_OUT 0x00079
414 >;
415 };
416
417 pinctrl_pwm5: pwm5-grp {
418 fsl,pins = <
419 MX6UL_PAD_NAND_DQS__PWM5_OUT 0x00079
420 >;
421 };
422
423 pinctrl_pwm6: pwm6-grp {
424 fsl,pins = <
425 MX6UL_PAD_ENET1_TX_EN__PWM6_OUT 0x00079
426 >;
427 };
428
429 pinctrl_pwm7: pwm7-grp {
430 fsl,pins = <
431 MX6UL_PAD_ENET1_TX_CLK__PWM7_OUT 0x00079
432 >;
433 };
434
435 pinctrl_uart1: uart1-grp {
436 fsl,pins = <
437 MX6UL_PAD_UART1_TX_DATA__UART1_DTE_RX 0x1b0b1
438 MX6UL_PAD_UART1_RX_DATA__UART1_DTE_TX 0x1b0b1
439 MX6UL_PAD_UART1_RTS_B__UART1_DTE_CTS 0x1b0b1
440 MX6UL_PAD_UART1_CTS_B__UART1_DTE_RTS 0x1b0b1
441 >;
442 };
443
444 pinctrl_uart1_ctrl1: uart1-ctrl1-grp { /* Additional DTR, DCD */
445 fsl,pins = <
446 MX6UL_PAD_JTAG_TDI__GPIO1_IO13 0x1b0b1 /* DCD */
447 MX6UL_PAD_LCD_DATA18__GPIO3_IO23 0x1b0b1 /* DSR */
448 MX6UL_PAD_JTAG_TDO__GPIO1_IO12 0x1b0b1 /* DTR */
449 MX6UL_PAD_LCD_DATA19__GPIO3_IO24 0x1b0b1 /* RI */
450 >;
451 };
452
453 pinctrl_uart2: uart2-grp {
454 fsl,pins = <
455 MX6UL_PAD_UART2_TX_DATA__UART2_DTE_RX 0x1b0b1
456 MX6UL_PAD_UART2_RX_DATA__UART2_DTE_TX 0x1b0b1
457 MX6UL_PAD_UART2_CTS_B__UART2_DTE_RTS 0x1b0b1
458 MX6UL_PAD_UART2_RTS_B__UART2_DTE_CTS 0x1b0b1
459 >;
460 };
461 pinctrl_uart5: uart5-grp {
462 fsl,pins = <
463 MX6UL_PAD_GPIO1_IO04__UART5_DTE_RX 0x1b0b1
464 MX6UL_PAD_GPIO1_IO05__UART5_DTE_TX 0x1b0b1
465 >;
466 };
467
468 pinctrl_usbh_reg: gpio-usbh-reg {
469 fsl,pins = <
470 MX6UL_PAD_GPIO1_IO02__GPIO1_IO02 0x1b0b1 /* SODIMM 129 USBH PEN */
471 >;
472 };
473
474 pinctrl_usdhc1: usdhc1-grp {
475 fsl,pins = <
476 MX6UL_PAD_SD1_CLK__USDHC1_CLK 0x17059
477 MX6UL_PAD_SD1_CMD__USDHC1_CMD 0x10059
478 MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x17059
479 MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x17059
480 MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x17059
481 MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x17059
482 >;
483 };
484
485 pinctrl_usdhc1_100mhz: usdhc1-100mhz-grp {
486 fsl,pins = <
487 MX6UL_PAD_SD1_CLK__USDHC1_CLK 0x170b9
488 MX6UL_PAD_SD1_CMD__USDHC1_CMD 0x100b9
489 MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x170b9
490 MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x170b9
491 MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x170b9
492 MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x170b9
493 >;
494 };
495
496 pinctrl_usdhc1_200mhz: usdhc1-200mhz-grp {
497 fsl,pins = <
498 MX6UL_PAD_SD1_CLK__USDHC1_CLK 0x170f9
499 MX6UL_PAD_SD1_CMD__USDHC1_CMD 0x100f9
500 MX6UL_PAD_SD1_DATA0__USDHC1_DATA0 0x170b9
501 MX6UL_PAD_SD1_DATA1__USDHC1_DATA1 0x170b9
502 MX6UL_PAD_SD1_DATA2__USDHC1_DATA2 0x170b9
503 MX6UL_PAD_SD1_DATA3__USDHC1_DATA3 0x170b9
504 >;
505 };
506
507 pinctrl_usdhc2: usdhc2-grp {
508 fsl,pins = <
509 MX6UL_PAD_CSI_DATA00__USDHC2_DATA0 0x17059
510 MX6UL_PAD_CSI_DATA01__USDHC2_DATA1 0x17059
511 MX6UL_PAD_CSI_DATA02__USDHC2_DATA2 0x17059
512 MX6UL_PAD_CSI_DATA03__USDHC2_DATA3 0x17059
513 MX6UL_PAD_CSI_HSYNC__USDHC2_CMD 0x17059
514 MX6UL_PAD_CSI_VSYNC__USDHC2_CLK 0x17059
515
516 MX6UL_PAD_GPIO1_IO03__OSC32K_32K_OUT 0x14
517 >;
518 };
519};
520
521&iomuxc_snvs {
522 pinctrl_snvs_gpio1: snvs-gpio1-grp {
523 fsl,pins = <
524 MX6ULL_PAD_SNVS_TAMPER6__GPIO5_IO06 0x14 /* SODIMM 93 */
525 MX6ULL_PAD_SNVS_TAMPER3__GPIO5_IO03 0x14 /* SODIMM 95 */
526 MX6ULL_PAD_BOOT_MODE0__GPIO5_IO10 0x74 /* SODIMM 105 */
527 MX6ULL_PAD_SNVS_TAMPER5__GPIO5_IO05 0x14 /* SODIMM 131 USBH OC */
528 MX6ULL_PAD_SNVS_TAMPER8__GPIO5_IO08 0x74 /* SODIMM 138 */
529 >;
530 };
531
532 pinctrl_snvs_gpio2: snvs-gpio2-grp { /* ATMEL MXT TOUCH */
533 fsl,pins = <
534 MX6ULL_PAD_SNVS_TAMPER4__GPIO5_IO04 0x74 /* SODIMM 107 */
535 >;
536 };
537
538 pinctrl_snvs_gpio3: snvs-gpio3-grp { /* Wifi pins */
539 fsl,pins = <
540 MX6ULL_PAD_BOOT_MODE1__GPIO5_IO11 0x14 /* SODIMM 127 */
541 >;
542 };
543
544 pinctrl_snvs_ad7879_int: snvs-ad7879-int-grp { /* TOUCH Interrupt */
545 fsl,pins = <
546 MX6ULL_PAD_SNVS_TAMPER7__GPIO5_IO07 0x1b0b0
547 >;
548 };
549
550 pinctrl_snvs_reg_sd: snvs-reg-sd-grp {
551 fsl,pins = <
552 MX6ULL_PAD_SNVS_TAMPER9__GPIO5_IO09 0x4001b8b0
553 >;
554 };
555
556 pinctrl_snvs_usbc_det: snvs-usbc-det-grp {
557 fsl,pins = <
558 MX6ULL_PAD_SNVS_TAMPER2__GPIO5_IO02 0x1b0b0
559 >;
560 };
561
562 pinctrl_snvs_gpiokeys: snvs-gpiokeys-grp {
563 fsl,pins = <
564 MX6ULL_PAD_SNVS_TAMPER1__GPIO5_IO01 0x130b0
565 >;
566 };
567
568 pinctrl_snvs_usdhc1_cd: snvs-usdhc1-cd-grp {
569 fsl,pins = <
570 MX6ULL_PAD_SNVS_TAMPER0__GPIO5_IO00 0x1b0b0 /* CD */
571 >;
572 };
573
574 pinctrl_snvs_wifi_pdn: snvs-wifi-pdn-grp {
575 fsl,pins = <
576 MX6ULL_PAD_BOOT_MODE1__GPIO5_IO11 0x14
577 >;
578 };
579};