blob: 00696e672de0222037266bcd81f316a226404683 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Anton Staaf72d4dd42011-10-17 16:46:11 -07002/*
3 * Copyright (c) 2011 The Chromium OS Authors.
Anton Staaf72d4dd42011-10-17 16:46:11 -07004 */
5
6#ifndef __MIPS_CACHE_H__
7#define __MIPS_CACHE_H__
8
Daniel Schwierzeckf53830e2016-01-09 17:32:50 +01009#define L1_CACHE_SHIFT CONFIG_MIPS_L1_CACHE_SHIFT
10#define L1_CACHE_BYTES (1 << L1_CACHE_SHIFT)
11
12#define ARCH_DMA_MINALIGN (L1_CACHE_BYTES)
Anton Staaf72d4dd42011-10-17 16:46:11 -070013
Paul Burton37228622016-05-27 14:28:05 +010014/*
15 * CONFIG_SYS_CACHELINE_SIZE is still used in various drivers primarily for
16 * DMA buffer alignment. Satisfy those drivers by providing it as a synonym
17 * of ARCH_DMA_MINALIGN for now.
18 */
19#define CONFIG_SYS_CACHELINE_SIZE ARCH_DMA_MINALIGN
20
Marek Vasute7e04692016-11-25 23:32:22 +010021#ifndef __ASSEMBLY__
Paul Burton8cb48172016-09-21 11:18:48 +010022/**
23 * mips_cache_probe() - Probe the properties of the caches
24 *
25 * Call this to probe the properties such as line sizes of the caches
26 * present in the system, if any. This must be done before cache maintenance
27 * functions such as flush_cache may be called.
28 */
29void mips_cache_probe(void);
Marek Vasute7e04692016-11-25 23:32:22 +010030#endif
Paul Burton8cb48172016-09-21 11:18:48 +010031
Anton Staaf72d4dd42011-10-17 16:46:11 -070032#endif /* __MIPS_CACHE_H__ */