blob: 311edaf939cc691f17cc9627fc16e0e5606f6943 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Lukasz Majewskia3eec242017-10-31 17:58:05 +01002/*
3 * Copyright (C) 2017 DENX Software Engineering
4 * Lukasz Majewski, DENX Software Engineering, lukma@denx.de
Lukasz Majewskia3eec242017-10-31 17:58:05 +01005 */
6
7#include <common.h>
Simon Glass4bfd1f52019-08-01 09:46:43 -06008#include <env.h>
Lukasz Majewskia3eec242017-10-31 17:58:05 +01009#include <spl.h>
Masahiro Yamadab08c8c42018-03-05 01:20:11 +090010#include <linux/libfdt.h>
Lukasz Majewskia3eec242017-10-31 17:58:05 +010011#include <asm/io.h>
12#include <asm/arch/clock.h>
13#include <asm/arch/mx6-ddr.h>
14#include <asm/arch/mx6-pins.h>
15#include "asm/arch/crm_regs.h"
16#include <asm/arch/sys_proto.h>
17#include <asm/arch/imx-regs.h>
18#include "asm/arch/iomux.h"
19#include <asm/mach-imx/iomux-v3.h>
Lukasz Majewski27aede22018-05-11 16:51:08 +020020#include <asm/gpio.h>
Yangbo Lue37ac712019-06-21 11:42:28 +080021#include <fsl_esdhc_imx.h>
Lukasz Majewskia3eec242017-10-31 17:58:05 +010022#include <netdev.h>
Lukasz Majewski2dbd5cd2018-05-02 16:10:55 +020023#include <bootcount.h>
Lukasz Majewski76d1d162018-05-11 16:51:09 +020024#include <watchdog.h>
Lukasz Majewskia3eec242017-10-31 17:58:05 +010025#include "common.h"
26
27DECLARE_GLOBAL_DATA_PTR;
28
29static const struct mx6dq_iomux_ddr_regs mx6_ddr_ioregs = {
30 .dram_sdclk_0 = 0x00000030,
31 .dram_sdclk_1 = 0x00000030,
32 .dram_cas = 0x00000030,
33 .dram_ras = 0x00000030,
34 .dram_reset = 0x00000030,
35 .dram_sdcke0 = 0x00003000,
36 .dram_sdcke1 = 0x00003000,
37 .dram_sdba2 = 0x00000000,
38 .dram_sdodt0 = 0x00000030,
39 .dram_sdodt1 = 0x00000030,
40
41 .dram_sdqs0 = 0x00000030,
42 .dram_sdqs1 = 0x00000030,
43 .dram_sdqs2 = 0x00000030,
44 .dram_sdqs3 = 0x00000030,
45 .dram_sdqs4 = 0x00000030,
46 .dram_sdqs5 = 0x00000030,
47 .dram_sdqs6 = 0x00000030,
48 .dram_sdqs7 = 0x00000030,
49
50 .dram_dqm0 = 0x00000030,
51 .dram_dqm1 = 0x00000030,
52 .dram_dqm2 = 0x00000030,
53 .dram_dqm3 = 0x00000030,
54 .dram_dqm4 = 0x00000030,
55 .dram_dqm5 = 0x00000030,
56 .dram_dqm6 = 0x00000030,
57 .dram_dqm7 = 0x00000030,
58};
59
60static const struct mx6dq_iomux_grp_regs mx6_grp_ioregs = {
61 .grp_ddr_type = 0x000c0000,
62 .grp_ddrmode_ctl = 0x00020000,
63 .grp_ddrpke = 0x00000000,
64 .grp_addds = 0x00000030,
65 .grp_ctlds = 0x00000030,
66 .grp_ddrmode = 0x00020000,
67 .grp_b0ds = 0x00000030,
68 .grp_b1ds = 0x00000030,
69 .grp_b2ds = 0x00000030,
70 .grp_b3ds = 0x00000030,
71 .grp_b4ds = 0x00000030,
72 .grp_b5ds = 0x00000030,
73 .grp_b6ds = 0x00000030,
74 .grp_b7ds = 0x00000030,
75};
76
77/* 4x128Mx16.cfg */
78static const struct mx6_mmdc_calibration mx6_4x256mx16_mmdc_calib = {
79 .p0_mpwldectrl0 = 0x002D0028,
80 .p0_mpwldectrl1 = 0x0032002D,
81 .p1_mpwldectrl0 = 0x00210036,
82 .p1_mpwldectrl1 = 0x0019002E,
83 .p0_mpdgctrl0 = 0x4349035C,
84 .p0_mpdgctrl1 = 0x0348033D,
85 .p1_mpdgctrl0 = 0x43550362,
86 .p1_mpdgctrl1 = 0x03520316,
87 .p0_mprddlctl = 0x41393940,
88 .p1_mprddlctl = 0x3F3A3C47,
89 .p0_mpwrdlctl = 0x413A423A,
90 .p1_mpwrdlctl = 0x4042483E,
91};
92
93/* MT41K128M16JT-125 (2Gb density) */
94static const struct mx6_ddr3_cfg mt41k128m16jt_125 = {
95 .mem_speed = 1600,
96 .density = 2,
97 .width = 16,
98 .banks = 8,
99 .rowaddr = 14,
100 .coladdr = 10,
101 .pagesz = 2,
102 .trcd = 1375,
103 .trcmin = 4875,
104 .trasmin = 3500,
105};
106
Lukasz Majewski21c7d342019-09-03 16:38:46 +0200107iomux_v3_cfg_t const uart_console_pads[] = {
108 /* UART5 */
109 MX6_PAD_CSI0_DAT14__UART5_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
110 MX6_PAD_CSI0_DAT15__UART5_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
111 MX6_PAD_CSI0_DAT18__UART5_RTS_B | MUX_PAD_CTRL(UART_PAD_CTRL),
112 MX6_PAD_CSI0_DAT19__UART5_CTS_B | MUX_PAD_CTRL(UART_PAD_CTRL),
113};
114
115void displ5_set_iomux_uart_spl(void)
116{
117 SETUP_IOMUX_PADS(uart_console_pads);
118}
119
120iomux_v3_cfg_t const misc_pads_spl[] = {
121 /* Emergency recovery pin */
122 MX6_PAD_EIM_D29__GPIO3_IO29 | MUX_PAD_CTRL(NO_PAD_CTRL),
123};
124
125void displ5_set_iomux_misc_spl(void)
126{
127 SETUP_IOMUX_PADS(misc_pads_spl);
128}
129
130#ifdef CONFIG_MXC_SPI
131iomux_v3_cfg_t const ecspi2_pads[] = {
132 /* SPI2, NOR Flash nWP, CS0 */
133 MX6_PAD_CSI0_DAT10__ECSPI2_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
134 MX6_PAD_CSI0_DAT9__ECSPI2_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
135 MX6_PAD_CSI0_DAT8__ECSPI2_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
136 MX6_PAD_CSI0_DAT11__GPIO5_IO29 | MUX_PAD_CTRL(NO_PAD_CTRL),
137 MX6_PAD_SD3_DAT5__GPIO7_IO00 | MUX_PAD_CTRL(NO_PAD_CTRL),
138};
139
140int board_spi_cs_gpio(unsigned int bus, unsigned int cs)
141{
142 if (bus != 1 || cs != 0)
143 return -EINVAL;
144
145 return IMX_GPIO_NR(5, 29);
146}
147
148void displ5_set_iomux_ecspi_spl(void)
149{
150 SETUP_IOMUX_PADS(ecspi2_pads);
151}
152
153#else
154void displ5_set_iomux_ecspi_spl(void) {}
155#endif
156
157#ifdef CONFIG_FSL_ESDHC_IMX
158iomux_v3_cfg_t const usdhc4_pads[] = {
159 MX6_PAD_SD4_CLK__SD4_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
160 MX6_PAD_SD4_CMD__SD4_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
161 MX6_PAD_SD4_DAT0__SD4_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
162 MX6_PAD_SD4_DAT1__SD4_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
163 MX6_PAD_SD4_DAT2__SD4_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
164 MX6_PAD_SD4_DAT3__SD4_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
165 MX6_PAD_SD4_DAT4__SD4_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
166 MX6_PAD_SD4_DAT5__SD4_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
167 MX6_PAD_SD4_DAT6__SD4_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
168 MX6_PAD_SD4_DAT7__SD4_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
169 MX6_PAD_NANDF_ALE__SD4_RESET | MUX_PAD_CTRL(USDHC_PAD_CTRL),
170};
171
172void displ5_set_iomux_usdhc_spl(void)
173{
174 SETUP_IOMUX_PADS(usdhc4_pads);
175}
176
177#else
178void displ5_set_iomux_usdhc_spl(void) {}
179#endif
180
Lukasz Majewskia3eec242017-10-31 17:58:05 +0100181static void ccgr_init(void)
182{
183 struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
184
185 writel(0x00C03F3F, &ccm->CCGR0);
186 writel(0x0030FC3F, &ccm->CCGR1);
187 writel(0x0FFFCFC0, &ccm->CCGR2);
188 writel(0x3FF00000, &ccm->CCGR3);
189 writel(0x00FFF300, &ccm->CCGR4);
190 writel(0x0F0000C3, &ccm->CCGR5);
191 writel(0x000003FF, &ccm->CCGR6);
192}
193
Lukasz Majewskiea4584d2018-05-11 16:51:13 +0200194#ifdef CONFIG_MX6_DDRCAL
195static void spl_dram_print_cal(struct mx6_ddr_sysinfo const *sysinfo)
196{
197 struct mx6_mmdc_calibration calibration = {0};
198
199 mmdc_read_calibration(sysinfo, &calibration);
200
201 debug(".p0_mpdgctrl0\t= 0x%08X\n", calibration.p0_mpdgctrl0);
202 debug(".p0_mpdgctrl1\t= 0x%08X\n", calibration.p0_mpdgctrl1);
203 debug(".p0_mprddlctl\t= 0x%08X\n", calibration.p0_mprddlctl);
204 debug(".p0_mpwrdlctl\t= 0x%08X\n", calibration.p0_mpwrdlctl);
205 debug(".p0_mpwldectrl0\t= 0x%08X\n", calibration.p0_mpwldectrl0);
206 debug(".p0_mpwldectrl1\t= 0x%08X\n", calibration.p0_mpwldectrl1);
207 debug(".p1_mpdgctrl0\t= 0x%08X\n", calibration.p1_mpdgctrl0);
208 debug(".p1_mpdgctrl1\t= 0x%08X\n", calibration.p1_mpdgctrl1);
209 debug(".p1_mprddlctl\t= 0x%08X\n", calibration.p1_mprddlctl);
210 debug(".p1_mpwrdlctl\t= 0x%08X\n", calibration.p1_mpwrdlctl);
211 debug(".p1_mpwldectrl0\t= 0x%08X\n", calibration.p1_mpwldectrl0);
212 debug(".p1_mpwldectrl1\t= 0x%08X\n", calibration.p1_mpwldectrl1);
213}
214
215static void spl_dram_perform_cal(struct mx6_ddr_sysinfo const *sysinfo)
216{
217 int ret;
218
219 /* Perform DDR DRAM calibration */
220 udelay(100);
221 ret = mmdc_do_write_level_calibration(sysinfo);
222 if (ret) {
223 printf("DDR: Write level calibration error [%d]\n", ret);
224 return;
225 }
226
227 ret = mmdc_do_dqs_calibration(sysinfo);
228 if (ret) {
229 printf("DDR: DQS calibration error [%d]\n", ret);
230 return;
231 }
232
233 spl_dram_print_cal(sysinfo);
234}
235#endif /* CONFIG_MX6_DDRCAL */
236
Lukasz Majewskia3eec242017-10-31 17:58:05 +0100237static void spl_dram_init(void)
238{
239 struct mx6_ddr_sysinfo sysinfo = {
240 /* width of data bus:0=16,1=32,2=64 */
241 .dsize = 2,
242 /* config for full 4GB range so that get_mem_size() works */
243 .cs_density = 32, /* 32Gb per CS */
244 /* single chip select */
245 .ncs = 1,
246 .cs1_mirror = 0,
247 .rtt_wr = 1 /*DDR3_RTT_60_OHM*/, /* RTT_Wr = RZQ/4 */
248 .rtt_nom = 2 /*DDR3_RTT_120_OHM*/, /* RTT_Nom = RZQ/2 */
249 .walat = 1, /* Write additional latency */
250 .ralat = 5, /* Read additional latency */
251 .mif3_mode = 3, /* Command prediction working mode */
252 .bi_on = 1, /* Bank interleaving enabled */
253 .sde_to_rst = 0x10, /* 14 cycles, 200us (JEDEC default) */
254 .rst_to_cke = 0x23, /* 33 cycles, 500us (JEDEC default) */
255 .pd_fast_exit = 1, /* enable precharge power-down fast exit */
256 .ddr_type = DDR_TYPE_DDR3,
257 .refsel = 1, /* Refresh cycles at 32KHz */
258 .refr = 7, /* 8 refresh commands per refresh cycle */
259 };
260
261 mx6dq_dram_iocfg(64, &mx6_ddr_ioregs, &mx6_grp_ioregs);
262 mx6_dram_cfg(&sysinfo, &mx6_4x256mx16_mmdc_calib, &mt41k128m16jt_125);
Lukasz Majewskiea4584d2018-05-11 16:51:13 +0200263
264#ifdef CONFIG_MX6_DDRCAL
265 spl_dram_perform_cal(&sysinfo);
266#endif
Lukasz Majewskia3eec242017-10-31 17:58:05 +0100267}
268
269#ifdef CONFIG_SPL_SPI_SUPPORT
270static void displ5_init_ecspi(void)
271{
272 displ5_set_iomux_ecspi_spl();
273 enable_spi_clk(1, 1);
274}
275#else
276static inline void displ5_init_ecspi(void) { }
277#endif
278
279#ifdef CONFIG_SPL_MMC_SUPPORT
280static struct fsl_esdhc_cfg usdhc_cfg = {
281 .esdhc_base = USDHC4_BASE_ADDR,
282 .max_bus_width = 8,
283};
284
285int board_mmc_init(bd_t *bd)
286{
287 displ5_set_iomux_usdhc_spl();
288
289 usdhc_cfg.sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
290 gd->arch.sdhc_clk = usdhc_cfg.sdhc_clk;
291
292 return fsl_esdhc_initialize(bd, &usdhc_cfg);
293}
294#endif
295
296void board_init_f(ulong dummy)
297{
298 ccgr_init();
299
300 arch_cpu_init();
301
302 gpr_init();
303
304 /* setup GP timer */
305 timer_init();
306
307 displ5_set_iomux_uart_spl();
308
309 /* UART clocks enabled and gd valid - init serial console */
310 preloader_console_init();
311
312 displ5_init_ecspi();
313
314 /* DDR initialization */
315 spl_dram_init();
316
317 /* Clear the BSS. */
318 memset(__bss_start, 0, __bss_end - __bss_start);
319
Lukasz Majewski27aede22018-05-11 16:51:08 +0200320 displ5_set_iomux_misc_spl();
321
Lukasz Majewski76d1d162018-05-11 16:51:09 +0200322 /* Initialize and reset WDT in SPL */
323 hw_watchdog_init();
324 WATCHDOG_RESET();
325
Lukasz Majewskia3eec242017-10-31 17:58:05 +0100326 /* load/boot image from boot device */
327 board_init_r(NULL, 0);
328}
329
Lukasz Majewski27aede22018-05-11 16:51:08 +0200330#define EM_PAD IMX_GPIO_NR(3, 29)
331int board_check_emergency_pad(void)
332{
333 int ret;
334
335 ret = gpio_direction_input(EM_PAD);
336 if (ret)
337 return ret;
338
339 return !gpio_get_value(EM_PAD);
340}
341
Lukasz Majewskia3eec242017-10-31 17:58:05 +0100342void board_boot_order(u32 *spl_boot_list)
343{
344 /* Default boot sequence SPI -> MMC */
345 spl_boot_list[0] = spl_boot_device();
346 spl_boot_list[1] = BOOT_DEVICE_MMC1;
347 spl_boot_list[2] = BOOT_DEVICE_UART;
348 spl_boot_list[3] = BOOT_DEVICE_NONE;
349
Lukasz Majewski27aede22018-05-11 16:51:08 +0200350 /*
351 * In case of emergency PAD pressed, we always boot
352 * to proper u-boot and perform recovery tasks there.
353 */
354 if (board_check_emergency_pad())
355 return;
356
Lukasz Majewskia3eec242017-10-31 17:58:05 +0100357#ifdef CONFIG_SPL_ENV_SUPPORT
358 /* 'fastboot' */
359 const char *s;
360
Lukasz Majewskie0879052018-05-11 16:51:03 +0200361 if (env_init() || env_load())
362 return;
Lukasz Majewskia3eec242017-10-31 17:58:05 +0100363
364 s = env_get("BOOT_FROM");
Lukasz Majewski2dbd5cd2018-05-02 16:10:55 +0200365 if (s && !bootcount_error() && strcmp(s, "ACTIVE") == 0) {
Lukasz Majewskia3eec242017-10-31 17:58:05 +0100366 spl_boot_list[0] = BOOT_DEVICE_MMC1;
367 spl_boot_list[1] = spl_boot_device();
368 }
369#endif
370}
371
372void reset_cpu(ulong addr) {}
373
374#ifdef CONFIG_SPL_LOAD_FIT
375int board_fit_config_name_match(const char *name)
376{
377 return 0;
378}
379#endif
380
381#ifdef CONFIG_SPL_OS_BOOT
382/* Return: 1 - boot to U-Boot. 0 - boot OS (falcon mode) */
383int spl_start_uboot(void)
384{
385 /* break into full u-boot on 'c' */
386 if (serial_tstc() && serial_getc() == 'c')
387 return 1;
388
389#ifdef CONFIG_SPL_ENV_SUPPORT
390 if (env_get_yesno("boot_os") != 1)
391 return 1;
392#endif
393 return 0;
394}
395#endif