blob: 922eb2c6b01c64807808bc9f4a7e3722eb57e5c6 [file] [log] [blame]
wdenkefa329c2004-03-23 20:18:25 +00001/*
2 * (C) Copyright 2002
3 * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
4 *
5 * (C) Copyright 2002
6 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
7 * Marius Groeger <mgroeger@sysgo.de>
8 *
9 * See file CREDITS for list of people who contributed to this
10 * project.
11 *
12 * This program is free software; you can redistribute it and/or
13 * modify it under the terms of the GNU General Public License as
14 * published by the Free Software Foundation; either version 2 of
15 * the License, or (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * MA 02111-1307 USA
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
wdenkefa329c2004-03-23 20:18:25 +000032 * High Level Configuration Options
33 * (easy to change)
34 */
35#define CONFIG_PXA250 1 /* This is an PXA250 CPU */
36#define CONFIG_XM250 1 /* on a MicroSys XM250 Board */
37#undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
38
39/*
40 * Size of malloc() pool; this lives below the uppermost 128 KiB which are
41 * used for the RAM copy of the uboot code
42 *
43 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020044#define CONFIG_SYS_MALLOC_LEN (256*1024)
45#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
wdenkefa329c2004-03-23 20:18:25 +000046
47/*
48 * Hardware drivers
49 */
50#define CONFIG_DRIVER_SMC91111
51#define CONFIG_SMC91111_BASE 0x04000300
52#undef CONFIG_SMC91111_EXT_PHY
53#define CONFIG_SMC_USE_32_BIT
54#undef CONFIG_SHOW_ACTIVITY
55#define CONFIG_NET_RETRY_COUNT 10 /* # of retries */
56
57/*
58 * I2C bus
59 */
60#define CONFIG_HARD_I2C 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020061#define CONFIG_SYS_I2C_SPEED 50000
62#define CONFIG_SYS_I2C_SLAVE 0xfe
wdenkefa329c2004-03-23 20:18:25 +000063
64#define CONFIG_RTC_PCF8563 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020065#define CONFIG_SYS_I2C_RTC_ADDR 0x51
wdenkefa329c2004-03-23 20:18:25 +000066
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020067#define CONFIG_SYS_I2C_EEPROM_ADDR 0x58 /* A0 = 0 (hardwired) */
68#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* 4 bits = 16 octets */
69#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* between stop and start */
70#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* length of address */
71#define CONFIG_SYS_EEPROM_SIZE 2048 /* size in bytes */
72#undef CONFIG_SYS_I2C_INIT_BOARD /* board has no own init */
wdenkefa329c2004-03-23 20:18:25 +000073
74/*
75 * select serial console configuration
76 */
77#define CONFIG_FFUART 1 /* we use FFUART */
78
79/* allow to overwrite serial and ethaddr */
80#define CONFIG_ENV_OVERWRITE
81
82#define CONFIG_BAUDRATE 115200
83
wdenkefa329c2004-03-23 20:18:25 +000084
Jon Loeligerdca3b3d2007-07-04 22:33:46 -050085/*
Jon Loeliger079a1362007-07-10 10:12:10 -050086 * BOOTP options
87 */
88#define CONFIG_BOOTP_BOOTFILESIZE
89#define CONFIG_BOOTP_BOOTPATH
90#define CONFIG_BOOTP_GATEWAY
91#define CONFIG_BOOTP_HOSTNAME
92
93
94/*
Jon Loeligerdca3b3d2007-07-04 22:33:46 -050095 * Command line configuration.
96 */
97#include <config_cmd_default.h>
98
99#define CONFIG_CMD_ELF
100#define CONFIG_CMD_EEPROM
101#define CONFIG_CMD_DATE
102#define CONFIG_CMD_I2C
103
wdenkefa329c2004-03-23 20:18:25 +0000104
105#define CONFIG_BOOTDELAY 3
106
107/*
108 * Miscellaneous configurable options
109 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200110#define CONFIG_SYS_LONGHELP /* undef to save memory */
111#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
112#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
113#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
114#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
115#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenkefa329c2004-03-23 20:18:25 +0000116
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117#define CONFIG_SYS_MEMTEST_START 0xa0400000 /* memtest works on */
118#define CONFIG_SYS_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
wdenkefa329c2004-03-23 20:18:25 +0000119
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200120#define CONFIG_SYS_LOAD_ADDR 0xa3000000 /* default load address */
wdenkefa329c2004-03-23 20:18:25 +0000121
Micha Kalfon94a33122009-02-11 19:50:11 +0200122#define CONFIG_SYS_HZ 1000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123#define CONFIG_SYS_CPUSPEED 0x161 /* set core clock to 400/400/100 MHz */
wdenkefa329c2004-03-23 20:18:25 +0000124
125 /* valid baudrates */
126
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200127#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
wdenkefa329c2004-03-23 20:18:25 +0000128
129/*
130 * Definitions related to passing arguments to kernel.
131 */
Wolfgang Denk2c33a382006-07-21 11:36:48 +0200132#define CONFIG_CMDLINE_TAG 1 /* send commandline to Kernel */
133#define CONFIG_SETUP_MEMORY_TAGS 1 /* send memory definition to kernel */
134#define CONFIG_INITRD_TAG 1 /* do not send initrd params */
wdenkefa329c2004-03-23 20:18:25 +0000135#undef CONFIG_VFD /* do not send framebuffer setup */
136
137/*
138 * Stack sizes
139 *
140 * The stack sizes are set up in start.S using the settings below
141 */
142#define CONFIG_STACKSIZE (128*1024) /* regular stack */
143#ifdef CONFIG_USE_IRQ
144#define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
145#define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
146#endif
147
148/*
149 * Physical Memory Map
150 */
151#define CONFIG_NR_DRAM_BANKS 4
152#define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
153#define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
154#define PHYS_SDRAM_2 0xa4000000 /* SDRAM Bank #2 */
155#define PHYS_SDRAM_2_SIZE 0x00000000 /* 0 MB */
156#define PHYS_SDRAM_3 0xa8000000 /* SDRAM Bank #3 */
157#define PHYS_SDRAM_3_SIZE 0x00000000 /* 0 MB */
158#define PHYS_SDRAM_4 0xac000000 /* SDRAM Bank #4 */
159#define PHYS_SDRAM_4_SIZE 0x00000000 /* 0 MB */
160
161#define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
162#define PHYS_FLASH_2 0x04000000 /* Flash Bank #1 */
163#define PHYS_FLASH_SIZE 0x01000000 /* 16 MB */
164#define PHYS_FLASH_BANK_SIZE 0x01000000 /* 16 MB Banks */
165#define PHYS_FLASH_SECT_SIZE 0x00040000 /* 256 KB sectors (x2) */
166
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200167#define CONFIG_SYS_DRAM_BASE 0xa0000000
168#define CONFIG_SYS_DRAM_SIZE 0x04000000
wdenkefa329c2004-03-23 20:18:25 +0000169
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200170#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
wdenkefa329c2004-03-23 20:18:25 +0000171
172/*
173 * FLASH and environment organization
174 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
176#define CONFIG_SYS_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
wdenkefa329c2004-03-23 20:18:25 +0000177
178/* timeout values are in ticks */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179#define CONFIG_SYS_FLASH_ERASE_TOUT (2*CONFIG_SYS_HZ) /* Timeout for Flash Erase */
180#define CONFIG_SYS_FLASH_WRITE_TOUT (2*CONFIG_SYS_HZ) /* Timeout for Flash Write */
181#define CONFIG_SYS_FLASH_LOCK_TOUT (2*CONFIG_SYS_HZ) /* Timeout for Flash Set Lock Bit */
182#define CONFIG_SYS_FLASH_UNLOCK_TOUT (2*CONFIG_SYS_HZ) /* Timeout for Flash Clear Lock Bits */
183#define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
wdenkefa329c2004-03-23 20:18:25 +0000184
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200185#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200186#define CONFIG_ENV_ADDR (PHYS_FLASH_1 + 0x40000) /* Addr of Environment Sector */
187#define CONFIG_ENV_SIZE 0x4000
188#define CONFIG_ENV_SECT_SIZE 0x40000 /* Size of the Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200189#define CONFIG_SYS_MONITOR_LEN 0x20000 /* 128 KiB */
wdenkefa329c2004-03-23 20:18:25 +0000190
191/******************************************************************************
192 *
193 * CPU specific defines
194 *
195 ******************************************************************************/
196
197/*
198 * GPIO settings
199 *
200 * GPIO pin assignments
201 * GPIO Name Dir Out AF
202 * 0 NC
203 * 1 NC
204 * 2 SIRQ1 I
205 * 3 SIRQ2 I
206 * 4 SIRQ3 I
207 * 5 DMAACK1 O 0
208 * 6 DMAACK2 O 0
209 * 7 DMAACK3 O 0
210 * 8 TC1 O 0
211 * 9 TC2 O 0
212 * 10 TC3 O 0
213 * 11 nDMAEN O 1
214 * 12 AENCTRL O 0
215 * 13 PLDTC O 0
216 * 14 ETHIRQ I
217 * 15 NC
218 * 16 NC
219 * 17 NC
220 * 18 RDY I
221 * 19 DMASIO I
222 * 20 ETHIRQ NC
223 * 21 NC
224 * 22 PGMEN O 1 FIXME for debug only enable flash
225 * 23 NC
226 * 24 NC
227 * 25 NC
228 * 26 NC
229 * 27 NC
230 * 28 NC
231 * 29 NC
232 * 30 NC
233 * 31 NC
234 * 32 NC
235 * 33 NC
236 * 34 FFRXD I 01
237 * 35 FFCTS I 01
238 * 36 FFDCD I 01
239 * 37 FFDSR I 01
240 * 38 FFRI I 01
241 * 39 FFTXD O 1 10
242 * 40 FFDTR O 0 10
243 * 41 FFRTS O 0 10
244 * 42 RS232FOFF O 0 00
245 * 43 NC
246 * 44 NC
247 * 45 IRSL0 O 0
248 * 46 IRRX0 I 01
249 * 47 IRTX0 O 0 10
250 * 48 NC
251 * 49 nIOWE O 0
252 * 50 NC
253 * 51 NC
254 * 52 NC
255 * 53 NC
256 * 54 NC
257 * 55 NC
258 * 56 NC
259 * 57 NC
260 * 58 DKDIRQ I
261 * 59 NC
262 * 60 NC
263 * 61 NC
264 * 62 NC
265 * 63 NC
266 * 64 COMLED O 0
267 * 65 COMLED O 0
268 * 66 COMLED O 0
269 * 67 COMLED O 0
270 * 68 COMLED O 0
271 * 69 COMLED O 0
272 * 70 COMLED O 0
273 * 71 COMLED O 0
274 * 72 NC
275 * 73 NC
276 * 74 NC
277 * 75 NC
278 * 76 NC
279 * 77 NC
280 * 78 CSIO O 1
281 * 79 NC
282 * 80 CSETH O 1
283 *
284 * NOTE: All NC's are defined to be outputs
285 *
286 */
287/* Pin direction control */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200288#define CONFIG_SYS_GPDR0_VAL 0xd3808000
289#define CONFIG_SYS_GPDR1_VAL 0xfcffab83
290#define CONFIG_SYS_GPDR2_VAL 0x0001ffff
wdenkefa329c2004-03-23 20:18:25 +0000291/* Set and Clear registers */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200292#define CONFIG_SYS_GPSR0_VAL 0x00008000
293#define CONFIG_SYS_GPSR1_VAL 0x00ff0002
294#define CONFIG_SYS_GPSR2_VAL 0x0001c000
295#define CONFIG_SYS_GPCR0_VAL 0x00000000
296#define CONFIG_SYS_GPCR1_VAL 0x00000000
297#define CONFIG_SYS_GPCR2_VAL 0x00000000
wdenkefa329c2004-03-23 20:18:25 +0000298/* Edge detect registers (these are set by the kernel) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200299#define CONFIG_SYS_GRER0_VAL 0x00002180
300#define CONFIG_SYS_GRER1_VAL 0x00000000
301#define CONFIG_SYS_GRER2_VAL 0x00000000
302#define CONFIG_SYS_GFER0_VAL 0x000043e0
303#define CONFIG_SYS_GFER1_VAL 0x00000000
304#define CONFIG_SYS_GFER2_VAL 0x00000000
wdenkefa329c2004-03-23 20:18:25 +0000305/* Alternate function registers */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200306#define CONFIG_SYS_GAFR0_L_VAL 0x80000004
307#define CONFIG_SYS_GAFR0_U_VAL 0x595a8010
308#define CONFIG_SYS_GAFR1_L_VAL 0x699a9559
309#define CONFIG_SYS_GAFR1_U_VAL 0xaaa5aaaa
310#define CONFIG_SYS_GAFR2_L_VAL 0xaaaaaaaa
311#define CONFIG_SYS_GAFR2_U_VAL 0x00000002
wdenkefa329c2004-03-23 20:18:25 +0000312
313/*
314 * Clocks, power control and interrupts
315 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200316#define CONFIG_SYS_PSSR_VAL 0x00000030
317#define CONFIG_SYS_CCCR_VAL 0x00000161 /* 100 MHz memory, 400 MHz CPU, 400 Turbo */
318#define CONFIG_SYS_CKEN_VAL 0x000141ec /* FFUART and STUART enabled */
319#define CONFIG_SYS_ICMR_VAL 0x00000000 /* No interrupts enabled */
wdenkefa329c2004-03-23 20:18:25 +0000320
321/* FIXME
322 *
323 * RTC settings
324 * Watchdog
325 *
326 */
327
328/*
329 * Memory settings
330 *
331 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200332#define CONFIG_SYS_MSC0_VAL 0x122423f0 /* FLASH / LAN (cs0)/(cS1) */
333#define CONFIG_SYS_MSC1_VAL 0x35f4aa4c /* USB / ST3+ST5 (cs2)/(cS3) */
334#define CONFIG_SYS_MSC2_VAL 0x35f435fc /* IDE / BCR + WatchDog (cs4)/(cS5) */
335#define CONFIG_SYS_MDCNFG_VAL 0x000009c9
336#define CONFIG_SYS_MDMRS_VAL 0x00220022
337#define CONFIG_SYS_MDREFR_VAL 0x000da018 /* Initial setting, individual bits set in lowlevel_init.S */
wdenkefa329c2004-03-23 20:18:25 +0000338
339/*
340 * PCMCIA and CF Interfaces (NOT USED, these values from lubbock init)
341 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200342#define CONFIG_SYS_MECR_VAL 0x00000000
343#define CONFIG_SYS_MCMEM0_VAL 0x00010504
344#define CONFIG_SYS_MCMEM1_VAL 0x00010504
345#define CONFIG_SYS_MCATT0_VAL 0x00010504
346#define CONFIG_SYS_MCATT1_VAL 0x00010504
347#define CONFIG_SYS_MCIO0_VAL 0x00004715
348#define CONFIG_SYS_MCIO1_VAL 0x00004715
wdenkefa329c2004-03-23 20:18:25 +0000349
350/* Board specific defines */
351
352#ifndef __ASSEMBLY__
353
354/* global prototypes */
355void led_code(int code, int color);
356
357#endif
358
359#endif /* __CONFIG_H */