blob: 6e43522fda314046d3209378506b395ef91d0502 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TsiChungLiew8ae158c2007-08-16 15:05:11 -05002/*
3 * Configuation settings for the Freescale MCF54455 EVB board.
4 *
5 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
6 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
TsiChungLiew8ae158c2007-08-16 15:05:11 -05007 */
8
9/*
10 * board/config.h - configuration options, board specific
11 */
12
TsiChungLiewe8ee8f32007-10-25 17:16:22 -050013#ifndef _M54455EVB_H
14#define _M54455EVB_H
TsiChungLiew8ae158c2007-08-16 15:05:11 -050015
16/*
17 * High Level Configuration Options
18 * (easy to change)
19 */
TsiChungLiew8ae158c2007-08-16 15:05:11 -050020#define CONFIG_M54455EVB /* M54455EVB board */
21
TsiChungLiew8ae158c2007-08-16 15:05:11 -050022#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020023#define CONFIG_SYS_UART_PORT (0)
TsiChungLiew8ae158c2007-08-16 15:05:11 -050024
Angelo Dureghelloc74dda82017-05-14 21:42:27 +020025#define LDS_BOARD_TEXT board/freescale/m54455evb/sbf_dram_init.o (.text*)
26
TsiChungLiew8ae158c2007-08-16 15:05:11 -050027#undef CONFIG_WATCHDOG
28
29#define CONFIG_TIMESTAMP /* Print image info with timestamp */
30
31/*
32 * BOOTP options
33 */
34#define CONFIG_BOOTP_BOOTFILESIZE
TsiChungLiew8ae158c2007-08-16 15:05:11 -050035
TsiChungLiew8ae158c2007-08-16 15:05:11 -050036/* Network configuration */
TsiChungLiew8ae158c2007-08-16 15:05:11 -050037#ifdef CONFIG_MCFFEC
TsiChung Liew0f3ba7e2008-03-30 01:22:13 -050038# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020039# define CONFIG_SYS_DISCOVER_PHY
40# define CONFIG_SYS_RX_ETH_BUFFER 8
41# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew8ae158c2007-08-16 15:05:11 -050042# define CONFIG_HAS_ETH1
TsiChungLiew8ae158c2007-08-16 15:05:11 -050043# define CONFIG_ETHPRIME "FEC0"
44# define CONFIG_IPADDR 192.162.1.2
45# define CONFIG_NETMASK 255.255.255.0
46# define CONFIG_SERVERIP 192.162.1.1
47# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiew8ae158c2007-08-16 15:05:11 -050048
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020049/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
50# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiew8ae158c2007-08-16 15:05:11 -050051# define FECDUPLEX FULL
52# define FECSPEED _100BASET
53# else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020054# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
55# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew8ae158c2007-08-16 15:05:11 -050056# endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020057# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiew8ae158c2007-08-16 15:05:11 -050058#endif
59
Mario Six5bc05432018-03-28 14:38:20 +020060#define CONFIG_HOSTNAME "M54455EVB"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020061#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liew9f751552008-07-23 20:38:53 -050062/* ST Micro serial flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020063#define CONFIG_SYS_LOAD_ADDR2 0x40010013
TsiChungLiew8ae158c2007-08-16 15:05:11 -050064#define CONFIG_EXTRA_ENV_SETTINGS \
65 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +020066 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew9f751552008-07-23 20:38:53 -050067 "loadaddr=0x40010000\0" \
68 "sbfhdr=sbfhdr.bin\0" \
69 "uboot=u-boot.bin\0" \
70 "load=tftp ${loadaddr} ${sbfhdr};" \
Marek Vasut5368c552012-09-23 17:41:24 +020071 "tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0" \
TsiChungLiew8ae158c2007-08-16 15:05:11 -050072 "upd=run load; run prog\0" \
Jason Jin09933fb2011-08-19 10:10:40 +080073 "prog=sf probe 0:1 1000000 3;" \
TsiChung Liew9f751552008-07-23 20:38:53 -050074 "sf erase 0 30000;" \
75 "sf write ${loadaddr} 0 0x30000;" \
TsiChungLiew8ae158c2007-08-16 15:05:11 -050076 "save\0" \
77 ""
TsiChung Liew9f751552008-07-23 20:38:53 -050078#else
79/* Atmel and Intel */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020080#ifdef CONFIG_SYS_ATMEL_BOOT
81# define CONFIG_SYS_UBOOT_END 0x0403FFFF
82#elif defined(CONFIG_SYS_INTEL_BOOT)
83# define CONFIG_SYS_UBOOT_END 0x3FFFF
TsiChung Liew9f751552008-07-23 20:38:53 -050084#endif
85#define CONFIG_EXTRA_ENV_SETTINGS \
86 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +020087 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew9f751552008-07-23 20:38:53 -050088 "loadaddr=0x40010000\0" \
89 "uboot=u-boot.bin\0" \
90 "load=tftp ${loadaddr} ${uboot}\0" \
91 "upd=run load; run prog\0" \
Marek Vasut5368c552012-09-23 17:41:24 +020092 "prog=prot off " __stringify(CONFIG_SYS_FLASH_BASE) \
93 " " __stringify(CONFIG_SYS_UBOOT_END) ";" \
94 "era " __stringify(CONFIG_SYS_FLASH_BASE) " " \
95 __stringify(CONFIG_SYS_UBOOT_END) ";" \
96 "cp.b ${loadaddr} " __stringify(CONFIG_SYS_FLASH_BASE) \
TsiChung Liew9f751552008-07-23 20:38:53 -050097 " ${filesize}; save\0" \
98 ""
99#endif
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500100
101/* ATA configuration */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500102#define CONFIG_IDE_RESET 1
103#define CONFIG_IDE_PREINIT 1
104#define CONFIG_ATAPI
105#undef CONFIG_LBA48
106
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200107#define CONFIG_SYS_IDE_MAXBUS 1
108#define CONFIG_SYS_IDE_MAXDEVICE 2
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500109
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200110#define CONFIG_SYS_ATA_BASE_ADDR 0x90000000
111#define CONFIG_SYS_ATA_IDE0_OFFSET 0
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500112
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200113#define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */
114#define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */
115#define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */
116#define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500117
118/* Realtime clock */
119#define CONFIG_MCFRTC
120#undef RTC_DEBUG
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200121#define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500122
123/* Timer */
124#define CONFIG_MCFTMR
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500125
126/* I2c */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200127#define CONFIG_SYS_I2C
128#define CONFIG_SYS_I2C_FSL
129#define CONFIG_SYS_FSL_I2C_SPEED 80000
130#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
jason6af3a0e2013-11-06 22:59:08 +0800131#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500133
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500134/* DSPI and Serial Flash */
135#define CONFIG_CF_DSPI
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200136#define CONFIG_SYS_SBFHDR_SIZE 0x13
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500137
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500138/* PCI */
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500139#ifdef CONFIG_CMD_PCI
TsiChung Liewf33fca22008-03-30 01:19:06 -0500140#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
TsiChungLiew2e72ad02008-01-14 17:11:47 -0600141
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200142#define CONFIG_SYS_PCI_CACHE_LINE_SIZE 4
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500143
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200144#define CONFIG_SYS_PCI_MEM_BUS 0xA0000000
145#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BUS
146#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500147
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200148#define CONFIG_SYS_PCI_IO_BUS 0xB1000000
149#define CONFIG_SYS_PCI_IO_PHYS CONFIG_SYS_PCI_IO_BUS
150#define CONFIG_SYS_PCI_IO_SIZE 0x01000000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500151
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200152#define CONFIG_SYS_PCI_CFG_BUS 0xB0000000
153#define CONFIG_SYS_PCI_CFG_PHYS CONFIG_SYS_PCI_CFG_BUS
154#define CONFIG_SYS_PCI_CFG_SIZE 0x01000000
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500155#endif
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500156
157/* FPGA - Spartan 2 */
158/* experiment
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500159#define CONFIG_FPGA_COUNT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200160#define CONFIG_SYS_FPGA_PROG_FEEDBACK
161#define CONFIG_SYS_FPGA_CHECK_CTRLC
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500162*/
163
164/* Input, PCI, Flexbus, and VCO */
165#define CONFIG_EXTRA_CLOCK
166
TsiChung Liew9f751552008-07-23 20:38:53 -0500167#define CONFIG_PRAM 2048 /* 2048 KB */
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500168
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200169#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500170
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200171#define CONFIG_SYS_MBAR 0xFC000000
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500172
173/*
174 * Low Level Configuration Settings
175 * (address mappings, register initial values, etc.)
176 * You should know what you are doing if you make changes here.
177 */
178
179/*-----------------------------------------------------------------------
180 * Definitions for initial stack pointer and data area (in DPRAM)
181 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200182#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200183#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200184#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200185#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200186#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Wolfgang Denk553f0982010-10-26 13:32:32 +0200187#define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500188
189/*-----------------------------------------------------------------------
190 * Start addresses for the final memory configuration
191 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500193 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194#define CONFIG_SYS_SDRAM_BASE 0x40000000
195#define CONFIG_SYS_SDRAM_BASE1 0x48000000
196#define CONFIG_SYS_SDRAM_SIZE 256 /* SDRAM size in MB */
197#define CONFIG_SYS_SDRAM_CFG1 0x65311610
198#define CONFIG_SYS_SDRAM_CFG2 0x59670000
199#define CONFIG_SYS_SDRAM_CTRL 0xEA0B2000
200#define CONFIG_SYS_SDRAM_EMOD 0x40010000
201#define CONFIG_SYS_SDRAM_MODE 0x00010033
202#define CONFIG_SYS_SDRAM_DRV_STRENGTH 0xAA
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500203
TsiChung Liew9f751552008-07-23 20:38:53 -0500204#ifdef CONFIG_CF_SBF
Jason Jin09933fb2011-08-19 10:10:40 +0800205# define CONFIG_SERIAL_BOOT
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200206# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
TsiChung Liew9f751552008-07-23 20:38:53 -0500207#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200208# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChung Liew9f751552008-07-23 20:38:53 -0500209#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200210#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
211#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
Jason Jin09933fb2011-08-19 10:10:40 +0800212
213/* Reserve 256 kB for malloc() */
214#define CONFIG_SYS_MALLOC_LEN (256 << 10)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500215
216/*
217 * For booting Linux, the board info and command line data
218 * have to be in the first 8 MB of memory, since this is
219 * the maximum mapped by the Linux kernel during initialization ??
220 */
221/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200222#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500223
TsiChung Liew9f751552008-07-23 20:38:53 -0500224/*
225 * Configuration for environment
Jason Jin09933fb2011-08-19 10:10:40 +0800226 * Environment is not embedded in u-boot. First time runing may have env
227 * crc error warning if there is no correct environment on the flash.
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500228 */
TsiChung Liew9f751552008-07-23 20:38:53 -0500229#undef CONFIG_ENV_OVERWRITE
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500230
231/*-----------------------------------------------------------------------
232 * FLASH organization
233 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200234#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liewee0a8462009-06-30 14:18:29 +0000235# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
236# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS1_BASE
TsiChung Liew9f751552008-07-23 20:38:53 -0500237#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200238#ifdef CONFIG_SYS_ATMEL_BOOT
239# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
240# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
241# define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE
TsiChung Liew9f751552008-07-23 20:38:53 -0500242#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200243#ifdef CONFIG_SYS_INTEL_BOOT
244# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
245# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
246# define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500247#endif
248
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200249#ifdef CONFIG_SYS_FLASH_CFI
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500250
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200251# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
252# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT
253# define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
254# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200255# define CONFIG_SYS_FLASH_CHECKSUM
256# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE, CONFIG_SYS_CS1_BASE }
TsiChung Liewb2d022d2008-07-23 17:37:10 -0500257# define CONFIG_FLASH_CFI_LEGACY
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500258
TsiChung Liewb2d022d2008-07-23 17:37:10 -0500259#ifdef CONFIG_FLASH_CFI_LEGACY
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200260# define CONFIG_SYS_ATMEL_REGION 4
261# define CONFIG_SYS_ATMEL_TOTALSECT 11
262# define CONFIG_SYS_ATMEL_SECT {1, 2, 1, 7}
263# define CONFIG_SYS_ATMEL_SECTSZ {0x4000, 0x2000, 0x8000, 0x10000}
TsiChung Liewb2d022d2008-07-23 17:37:10 -0500264#endif
TsiChung Liewbae61ee2008-03-25 15:41:15 -0500265#endif
266
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500267/*
268 * This is setting for JFFS2 support in u-boot.
269 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
270 */
TsiChung Liew9f751552008-07-23 20:38:53 -0500271#ifdef CONFIG_CMD_JFFS2
272#ifdef CF_STMICRO_BOOT
273# define CONFIG_JFFS2_DEV "nor1"
274# define CONFIG_JFFS2_PART_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200275# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH2_BASE + 0x500000)
TsiChung Liew9f751552008-07-23 20:38:53 -0500276#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200277#ifdef CONFIG_SYS_ATMEL_BOOT
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500278# define CONFIG_JFFS2_DEV "nor1"
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500279# define CONFIG_JFFS2_PART_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200280# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH1_BASE + 0x500000)
TsiChung Liew9f751552008-07-23 20:38:53 -0500281#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200282#ifdef CONFIG_SYS_INTEL_BOOT
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500283# define CONFIG_JFFS2_DEV "nor0"
284# define CONFIG_JFFS2_PART_SIZE (0x01000000 - 0x500000)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200285# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x500000)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500286#endif
TsiChung Liew9f751552008-07-23 20:38:53 -0500287#endif
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500288
289/*-----------------------------------------------------------------------
290 * Cache Configuration
291 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200292#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500293
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600294#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200295 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600296#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200297 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600298#define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA)
299#define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
300#define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
301 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
302 CF_ACR_EN | CF_ACR_SM_ALL)
303#define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_IEC | \
304 CF_CACR_ICINVA | CF_CACR_EUSP)
305#define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
306 CF_CACR_DEC | CF_CACR_DDCM_P | \
307 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
308
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500309/*-----------------------------------------------------------------------
310 * Memory bank definitions
311 */
312/*
313 * CS0 - NOR Flash 1, 2, 4, or 8MB
314 * CS1 - CompactFlash and registers
315 * CS2 - CPLD
316 * CS3 - FPGA
317 * CS4 - Available
318 * CS5 - Available
319 */
320
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200321#if defined(CONFIG_SYS_ATMEL_BOOT) || defined(CONFIG_SYS_STMICRO_BOOT)
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500322 /* Atmel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200323#define CONFIG_SYS_CS0_BASE 0x04000000
324#define CONFIG_SYS_CS0_MASK 0x00070001
325#define CONFIG_SYS_CS0_CTRL 0x00001140
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500326/* Intel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200327#define CONFIG_SYS_CS1_BASE 0x00000000
328#define CONFIG_SYS_CS1_MASK 0x01FF0001
329#define CONFIG_SYS_CS1_CTRL 0x00000D60
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500330
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200331#define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS0_BASE
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500332#else
333/* Intel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200334#define CONFIG_SYS_CS0_BASE 0x00000000
335#define CONFIG_SYS_CS0_MASK 0x01FF0001
336#define CONFIG_SYS_CS0_CTRL 0x00000D60
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500337 /* Atmel Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200338#define CONFIG_SYS_CS1_BASE 0x04000000
339#define CONFIG_SYS_CS1_MASK 0x00070001
340#define CONFIG_SYS_CS1_CTRL 0x00001140
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500341
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200342#define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS1_BASE
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500343#endif
344
345/* CPLD */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200346#define CONFIG_SYS_CS2_BASE 0x08000000
347#define CONFIG_SYS_CS2_MASK 0x00070001
348#define CONFIG_SYS_CS2_CTRL 0x003f1140
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500349
350/* FPGA */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200351#define CONFIG_SYS_CS3_BASE 0x09000000
352#define CONFIG_SYS_CS3_MASK 0x00070001
353#define CONFIG_SYS_CS3_CTRL 0x00000020
TsiChungLiew8ae158c2007-08-16 15:05:11 -0500354
TsiChungLiewe8ee8f32007-10-25 17:16:22 -0500355#endif /* _M54455EVB_H */