blob: 964eaada18e617f96e47b0c571122b241c6caea7 [file] [log] [blame]
Shengzhou Liuc4d0e812013-11-22 17:39:11 +08001/*
2 * Copyright 2013 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __DDR_H__
8#define __DDR_H__
9struct board_specific_parameters {
10 u32 n_ranks;
11 u32 datarate_mhz_high;
12 u32 rank_gb;
13 u32 clk_adjust;
14 u32 wrlvl_start;
15 u32 wrlvl_ctl_2;
16 u32 wrlvl_ctl_3;
17 u32 cpo;
18 u32 write_data_delay;
19 u32 force_2t;
20};
21
22/*
23 * These tables contain all valid speeds we want to override with board
24 * specific parameters. datarate_mhz_high values need to be in ascending order
25 * for each n_ranks group.
26 */
27
28static const struct board_specific_parameters udimm0[] = {
29 /*
30 * memory controller 0
31 * num| hi| rank| clk| wrlvl | wrlvl | wrlvl | cpo |wrdata|2T
32 * ranks| mhz| GB |adjst| start | ctl2 | ctl3 | |delay |
33 */
34 {2, 1350, 4, 4, 8, 0x0809090b, 0x0c0c0d0a, 0xff, 2, 0},
35 {2, 1350, 0, 5, 7, 0x0709090b, 0x0c0c0d09, 0xff, 2, 0},
36 {2, 1666, 4, 4, 8, 0x080a0a0d, 0x0d10100b, 0xff, 2, 0},
37 {2, 1666, 0, 5, 7, 0x080a0a0c, 0x0d0d0e0a, 0xff, 2, 0},
38 {2, 1900, 0, 4, 8, 0x090a0b0e, 0x0f11120c, 0xff, 2, 0},
39 {2, 2140, 0, 4, 8, 0x090a0b0e, 0x0f11120c, 0xff, 2, 0},
40 {1, 1350, 0, 5, 8, 0x0809090b, 0x0c0c0d0a, 0xff, 2, 0},
41 {1, 1700, 0, 5, 8, 0x080a0a0c, 0x0c0d0e0a, 0xff, 2, 0},
42 {1, 1800, 2, 5, 6, 0x06070709, 0x110a0b08, 0xff, 2, 0},
43 {1, 1866, 2, 4, 6, 0x06060708, 0x09090a07, 0xff, 2, 0},
44 {1, 1900, 2, 4, 6, 0x06060708, 0x09090a07, 0xff, 2, 0},
45 {1, 2000, 2, 4, 8, 0x090a0b0d, 0x0e0f110b, 0xff, 2, 0},
46 {1, 2133, 2, 4, 8, 0x090a0b0d, 0x0e0f110b, 0xff, 2, 0},
47 {}
48};
49
50static const struct board_specific_parameters rdimm0[] = {
51 /*
52 * memory controller 0
53 * num| hi| rank| clk| wrlvl | wrlvl | wrlvl | cpo |wrdata|2T
54 * ranks| mhz| GB |adjst| start | ctl2 | ctl3 | |delay |
55 */
56 {4, 1350, 0, 5, 9, 0x08070605, 0x06070806, 0xff, 2, 0},
57 {4, 1666, 0, 5, 11, 0x0a080706, 0x07090906, 0xff, 2, 0},
58 {4, 2140, 0, 5, 12, 0x0b090807, 0x080a0b07, 0xff, 2, 0},
59 {2, 1350, 0, 5, 9, 0x08070605, 0x06070806, 0xff, 2, 0},
60 {2, 1666, 0, 5, 11, 0x0a090806, 0x08090a06, 0xff, 2, 0},
61 {2, 2140, 0, 5, 12, 0x0b090807, 0x080a0b07, 0xff, 2, 0},
62 {1, 1350, 0, 5, 9, 0x08070605, 0x06070806, 0xff, 2, 0},
63 {1, 1666, 0, 5, 11, 0x0a090806, 0x08090a06, 0xff, 2, 0},
64 {1, 2140, 0, 4, 12, 0x0b090807, 0x080a0b07, 0xff, 2, 0},
65 {}
66};
67
68/*
69 * The three slots have slightly different timing. The center values are good
70 * for all slots. We use identical speed tables for them. In future use, if
71 * DIMMs require separated tables, make more entries as needed.
72 */
73static const struct board_specific_parameters *udimms[] = {
74 udimm0,
75};
76
77/*
78 * The three slots have slightly different timing. See comments above.
79 */
80static const struct board_specific_parameters *rdimms[] = {
81 rdimm0,
82};
83
84
85#endif