blob: e9a568efb3827710865bda245a6825e333f594cf [file] [log] [blame]
TsiChungLiew4a442d32007-08-16 19:23:50 -05001/*
2 * (C) Copyright 2000-2003
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Alison Wangc6d88632012-03-26 21:49:06 +00005 * Copyright (C) 2004-2007, 2012 Freescale Semiconductor, Inc.
TsiChungLiew4a442d32007-08-16 19:23:50 -05006 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27#include <config.h>
28#include <common.h>
29#include <asm/immap.h>
Alison Wangc6d88632012-03-26 21:49:06 +000030#include <asm/io.h>
TsiChungLiew4a442d32007-08-16 19:23:50 -050031
32DECLARE_GLOBAL_DATA_PTR;
33
34int checkboard(void)
35{
36 puts("Board: ");
37 puts("Freescale M5235 EVB\n");
38 return 0;
39};
40
Becky Bruce9973e3c2008-06-09 16:03:40 -050041phys_size_t initdram(int board_type)
TsiChungLiew4a442d32007-08-16 19:23:50 -050042{
Alison Wangc6d88632012-03-26 21:49:06 +000043 sdram_t *sdram = (sdram_t *)(MMAP_SDRAM);
44 gpio_t *gpio = (gpio_t *)(MMAP_GPIO);
TsiChungLiew4a442d32007-08-16 19:23:50 -050045 u32 dramsize, i, dramclk;
46
47 /*
48 * When booting from external Flash, the port-size is less than
49 * the port-size of SDRAM. In this case it is necessary to enable
50 * Data[15:0] on Port Address/Data.
51 */
Alison Wangc6d88632012-03-26 21:49:06 +000052 out_8(&gpio->par_ad,
53 GPIO_PAR_AD_ADDR23 | GPIO_PAR_AD_ADDR22 | GPIO_PAR_AD_ADDR21 |
54 GPIO_PAR_AD_DATAL);
TsiChungLiew4a442d32007-08-16 19:23:50 -050055
56 /* Initialize PAR to enable SDRAM signals */
Alison Wangc6d88632012-03-26 21:49:06 +000057 out_8(&gpio->par_sdram,
58 GPIO_PAR_SDRAM_SDWE | GPIO_PAR_SDRAM_SCAS |
59 GPIO_PAR_SDRAM_SRAS | GPIO_PAR_SDRAM_SCKE |
60 GPIO_PAR_SDRAM_SDCS(3));
TsiChungLiew4a442d32007-08-16 19:23:50 -050061
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020062 dramsize = CONFIG_SYS_SDRAM_SIZE * 0x100000;
TsiChungLiew4a442d32007-08-16 19:23:50 -050063 for (i = 0x13; i < 0x20; i++) {
64 if (dramsize == (1 << i))
65 break;
66 }
67 i--;
68
Alison Wangc6d88632012-03-26 21:49:06 +000069 if (!(in_be32(&sdram->dacr0) & SDRAMC_DARCn_RE)) {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020070 dramclk = gd->bus_clk / (CONFIG_SYS_HZ * CONFIG_SYS_HZ);
TsiChungLiew4a442d32007-08-16 19:23:50 -050071
72 /* Initialize DRAM Control Register: DCR */
Alison Wangc6d88632012-03-26 21:49:06 +000073 out_be16(&sdram->dcr, SDRAMC_DCR_RTIM_9CLKS |
74 SDRAMC_DCR_RTIM_6CLKS |
75 SDRAMC_DCR_RC((15 * dramclk) >> 4));
TsiChungLiew4a442d32007-08-16 19:23:50 -050076
77 /* Initialize DACR0 */
Alison Wangc6d88632012-03-26 21:49:06 +000078 out_be32(&sdram->dacr0,
79 SDRAMC_DARCn_BA(CONFIG_SYS_SDRAM_BASE) |
80 SDRAMC_DARCn_CASL_C1 | SDRAMC_DARCn_CBM_CMD20 |
81 SDRAMC_DARCn_PS_32);
TsiChung Liewab4860b2008-06-18 19:27:23 -050082 asm("nop");
TsiChungLiew4a442d32007-08-16 19:23:50 -050083
84 /* Initialize DMR0 */
Alison Wangc6d88632012-03-26 21:49:06 +000085 out_be32(&sdram->dmr0,
86 ((dramsize - 1) & 0xFFFC0000) | SDRAMC_DMRn_V);
TsiChung Liewab4860b2008-06-18 19:27:23 -050087 asm("nop");
TsiChungLiew4a442d32007-08-16 19:23:50 -050088
89 /* Set IP (bit 3) in DACR */
Alison Wangc6d88632012-03-26 21:49:06 +000090 setbits_be32(&sdram->dacr0, SDRAMC_DARCn_IP);
TsiChungLiew4a442d32007-08-16 19:23:50 -050091
92 /* Wait 30ns to allow banks to precharge */
93 for (i = 0; i < 5; i++) {
94 asm("nop");
95 }
96
97 /* Write to this block to initiate precharge */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020098 *(u32 *) (CONFIG_SYS_SDRAM_BASE) = 0xA5A59696;
TsiChungLiew4a442d32007-08-16 19:23:50 -050099
100 /* Set RE (bit 15) in DACR */
Alison Wangc6d88632012-03-26 21:49:06 +0000101 setbits_be32(&sdram->dacr0, SDRAMC_DARCn_RE);
TsiChungLiew4a442d32007-08-16 19:23:50 -0500102
103 /* Wait for at least 8 auto refresh cycles to occur */
104 for (i = 0; i < 0x2000; i++) {
105 asm("nop");
106 }
107
108 /* Finish the configuration by issuing the MRS. */
Alison Wangc6d88632012-03-26 21:49:06 +0000109 setbits_be32(&sdram->dacr0, SDRAMC_DARCn_IMRS);
TsiChung Liewab4860b2008-06-18 19:27:23 -0500110 asm("nop");
TsiChungLiew4a442d32007-08-16 19:23:50 -0500111
112 /* Write to the SDRAM Mode Register */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200113 *(u32 *) (CONFIG_SYS_SDRAM_BASE + 0x400) = 0xA5A59696;
TsiChungLiew4a442d32007-08-16 19:23:50 -0500114 }
115
116 return dramsize;
117};
118
119int testdram(void)
120{
121 /* TODO: XXX XXX XXX */
122 printf("DRAM test not implemented!\n");
123
124 return (0);
125}