blob: ea316d09d7b4d33a4d9433ebc8ca9069e2afc6ea [file] [log] [blame]
Masahiro Yamada7865f4b2015-04-21 20:38:20 +09001if ARCH_SOCFPGA
2
Simon Goldschmidtaef44282019-04-09 21:02:05 +02003config NR_DRAM_BANKS
4 default 1
5
6config SPL_STACK_R_ADDR
7 default 0x00800000 if TARGET_SOCFPGA_GEN5
8
Simon Goldschmidt9dc61aa2019-04-09 21:02:06 +02009config SPL_SYS_MALLOC_F_LEN
10 default 0x800 if TARGET_SOCFPGA_GEN5
11
Dalon Westergreenf0fb4fa2017-02-10 17:15:34 -080012config SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION_TYPE
13 default 0xa2
14
Simon Goldschmidtaef44282019-04-09 21:02:05 +020015config SYS_MALLOC_F_LEN
16 default 0x2000 if TARGET_SOCFPGA_ARRIA10
17 default 0x2000 if TARGET_SOCFPGA_GEN5
18
19config SYS_TEXT_BASE
20 default 0x01000040 if TARGET_SOCFPGA_ARRIA10
21 default 0x01000040 if TARGET_SOCFPGA_GEN5
22
Marek Vasutcd9b7312015-08-02 21:57:57 +020023config TARGET_SOCFPGA_ARRIA5
24 bool
Dinh Nguyened77aeb2015-12-02 13:31:25 -060025 select TARGET_SOCFPGA_GEN5
Marek Vasutcd9b7312015-08-02 21:57:57 +020026
Ley Foon Tand89e9792017-04-26 02:44:48 +080027config TARGET_SOCFPGA_ARRIA10
28 bool
Ley Foon Tan5918afd2019-05-06 09:55:59 +080029 select SPL_ALTERA_SDRAM
Michal Simek58008cb2018-07-23 15:55:15 +020030 select SPL_BOARD_INIT if SPL
Marek Vasut934aec72018-07-30 15:56:19 +020031 select CLK
32 select SPL_CLK if SPL
Marek Vasutfe88c2f2018-08-13 18:32:38 +020033 select DM_I2C
Marek Vasut8145c1c2018-08-13 18:32:38 +020034 select DM_RESET
35 select SPL_DM_RESET if SPL
Marek Vasutd6a61da2018-08-13 20:06:46 +020036 select REGMAP
37 select SPL_REGMAP if SPL
38 select SYSCON
39 select SPL_SYSCON if SPL
40 select ETH_DESIGNWARE_SOCFPGA
Simon Goldschmidtaef44282019-04-09 21:02:05 +020041 imply FPGA_SOCFPGA
42 imply USE_TINY_PRINTF
Ley Foon Tand89e9792017-04-26 02:44:48 +080043
Marek Vasutcd9b7312015-08-02 21:57:57 +020044config TARGET_SOCFPGA_CYCLONE5
45 bool
Dinh Nguyened77aeb2015-12-02 13:31:25 -060046 select TARGET_SOCFPGA_GEN5
47
48config TARGET_SOCFPGA_GEN5
49 bool
Ley Foon Tan5918afd2019-05-06 09:55:59 +080050 select SPL_ALTERA_SDRAM
Simon Goldschmidtaef44282019-04-09 21:02:05 +020051 imply FPGA_SOCFPGA
52 imply SPL_STACK_R
53 imply SPL_SYS_MALLOC_SIMPLE
54 imply USE_TINY_PRINTF
Marek Vasutcd9b7312015-08-02 21:57:57 +020055
Ley Foon Tana6847292018-05-24 00:17:32 +080056config TARGET_SOCFPGA_STRATIX10
57 bool
58 select ARMV8_MULTIENTRY
Ley Foon Tana6847292018-05-24 00:17:32 +080059 select ARMV8_SET_SMPEN
Michal Simek58008cb2018-07-23 15:55:15 +020060 select ARMV8_SPIN_TABLE
Ang, Chee Hongbd558172018-12-19 18:35:16 -080061 select FPGA_STRATIX10
Ley Foon Tana6847292018-05-24 00:17:32 +080062
Masahiro Yamada7865f4b2015-04-21 20:38:20 +090063choice
64 prompt "Altera SOCFPGA board select"
Joe Hershbergera26cd042015-05-12 14:46:23 -050065 optional
Masahiro Yamada7865f4b2015-04-21 20:38:20 +090066
Ley Foon Tand89e9792017-04-26 02:44:48 +080067config TARGET_SOCFPGA_ARRIA10_SOCDK
68 bool "Altera SOCFPGA SoCDK (Arria 10)"
69 select TARGET_SOCFPGA_ARRIA10
70
Marek Vasutcd9b7312015-08-02 21:57:57 +020071config TARGET_SOCFPGA_ARRIA5_SOCDK
72 bool "Altera SOCFPGA SoCDK (Arria V)"
73 select TARGET_SOCFPGA_ARRIA5
Masahiro Yamada7865f4b2015-04-21 20:38:20 +090074
Marek Vasutcd9b7312015-08-02 21:57:57 +020075config TARGET_SOCFPGA_CYCLONE5_SOCDK
76 bool "Altera SOCFPGA SoCDK (Cyclone V)"
77 select TARGET_SOCFPGA_CYCLONE5
Masahiro Yamada7865f4b2015-04-21 20:38:20 +090078
Marek Vasut7fb46432018-02-24 23:34:00 +010079config TARGET_SOCFPGA_DEVBOARDS_DBM_SOC1
80 bool "Devboards DBM-SoC1 (Cyclone V)"
81 select TARGET_SOCFPGA_CYCLONE5
82
Marek Vasut856b30d2015-11-23 17:06:27 +010083config TARGET_SOCFPGA_EBV_SOCRATES
84 bool "EBV SoCrates (Cyclone V)"
85 select TARGET_SOCFPGA_CYCLONE5
86
Pavel Machek35546f62016-06-07 12:37:23 +020087config TARGET_SOCFPGA_IS1
88 bool "IS1 (Cyclone V)"
89 select TARGET_SOCFPGA_CYCLONE5
90
Marek Vasut569a1912015-12-01 18:09:52 +010091config TARGET_SOCFPGA_SAMTEC_VINING_FPGA
92 bool "samtec VIN|ING FPGA (Cyclone V)"
Tom Rinie5ec4812017-01-22 19:43:11 -050093 select BOARD_LATE_INIT
Marek Vasut569a1912015-12-01 18:09:52 +010094 select TARGET_SOCFPGA_CYCLONE5
95
Marek Vasutcf0a8da2016-06-08 02:57:05 +020096config TARGET_SOCFPGA_SR1500
97 bool "SR1500 (Cyclone V)"
98 select TARGET_SOCFPGA_CYCLONE5
99
Ley Foon Tana6847292018-05-24 00:17:32 +0800100config TARGET_SOCFPGA_STRATIX10_SOCDK
101 bool "Intel SOCFPGA SoCDK (Stratix 10)"
102 select TARGET_SOCFPGA_STRATIX10
103
Dinh Nguyen55c7a762015-09-01 17:41:52 -0500104config TARGET_SOCFPGA_TERASIC_DE0_NANO
105 bool "Terasic DE0-Nano-Atlas (Cyclone V)"
106 select TARGET_SOCFPGA_CYCLONE5
107
Dalon Westergreen6bd041f2017-04-18 08:11:16 -0700108config TARGET_SOCFPGA_TERASIC_DE10_NANO
109 bool "Terasic DE10-Nano (Cyclone V)"
110 select TARGET_SOCFPGA_CYCLONE5
111
Anatolij Gustschine9c847c2016-11-14 16:07:10 +0100112config TARGET_SOCFPGA_TERASIC_DE1_SOC
113 bool "Terasic DE1-SoC (Cyclone V)"
114 select TARGET_SOCFPGA_CYCLONE5
115
Marek Vasut952caa22015-06-21 17:28:53 +0200116config TARGET_SOCFPGA_TERASIC_SOCKIT
117 bool "Terasic SoCkit (Cyclone V)"
118 select TARGET_SOCFPGA_CYCLONE5
119
Masahiro Yamada7865f4b2015-04-21 20:38:20 +0900120endchoice
121
122config SYS_BOARD
Marek Vasutf0892402015-08-10 21:24:53 +0200123 default "arria5-socdk" if TARGET_SOCFPGA_ARRIA5_SOCDK
Ley Foon Tand89e9792017-04-26 02:44:48 +0800124 default "arria10-socdk" if TARGET_SOCFPGA_ARRIA10_SOCDK
Marek Vasutf0892402015-08-10 21:24:53 +0200125 default "cyclone5-socdk" if TARGET_SOCFPGA_CYCLONE5_SOCDK
Marek Vasut7fb46432018-02-24 23:34:00 +0100126 default "dbm-soc1" if TARGET_SOCFPGA_DEVBOARDS_DBM_SOC1
Dinh Nguyen55c7a762015-09-01 17:41:52 -0500127 default "de0-nano-soc" if TARGET_SOCFPGA_TERASIC_DE0_NANO
Anatolij Gustschine9c847c2016-11-14 16:07:10 +0100128 default "de1-soc" if TARGET_SOCFPGA_TERASIC_DE1_SOC
Dalon Westergreen6bd041f2017-04-18 08:11:16 -0700129 default "de10-nano" if TARGET_SOCFPGA_TERASIC_DE10_NANO
Pavel Machek35546f62016-06-07 12:37:23 +0200130 default "is1" if TARGET_SOCFPGA_IS1
Marek Vasut952caa22015-06-21 17:28:53 +0200131 default "sockit" if TARGET_SOCFPGA_TERASIC_SOCKIT
Marek Vasut856b30d2015-11-23 17:06:27 +0100132 default "socrates" if TARGET_SOCFPGA_EBV_SOCRATES
Stefan Roeseae9996c2015-11-18 11:06:09 +0100133 default "sr1500" if TARGET_SOCFPGA_SR1500
Ley Foon Tana6847292018-05-24 00:17:32 +0800134 default "stratix10-socdk" if TARGET_SOCFPGA_STRATIX10_SOCDK
Marek Vasut569a1912015-12-01 18:09:52 +0100135 default "vining_fpga" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA
Masahiro Yamada7865f4b2015-04-21 20:38:20 +0900136
137config SYS_VENDOR
Marek Vasutcd9b7312015-08-02 21:57:57 +0200138 default "altera" if TARGET_SOCFPGA_ARRIA5_SOCDK
Ley Foon Tand89e9792017-04-26 02:44:48 +0800139 default "altera" if TARGET_SOCFPGA_ARRIA10_SOCDK
Marek Vasutcd9b7312015-08-02 21:57:57 +0200140 default "altera" if TARGET_SOCFPGA_CYCLONE5_SOCDK
Ley Foon Tana6847292018-05-24 00:17:32 +0800141 default "altera" if TARGET_SOCFPGA_STRATIX10_SOCDK
Marek Vasut7fb46432018-02-24 23:34:00 +0100142 default "devboards" if TARGET_SOCFPGA_DEVBOARDS_DBM_SOC1
Marek Vasut856b30d2015-11-23 17:06:27 +0100143 default "ebv" if TARGET_SOCFPGA_EBV_SOCRATES
Marek Vasut569a1912015-12-01 18:09:52 +0100144 default "samtec" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA
Dinh Nguyen55c7a762015-09-01 17:41:52 -0500145 default "terasic" if TARGET_SOCFPGA_TERASIC_DE0_NANO
Anatolij Gustschine9c847c2016-11-14 16:07:10 +0100146 default "terasic" if TARGET_SOCFPGA_TERASIC_DE1_SOC
Dalon Westergreen6bd041f2017-04-18 08:11:16 -0700147 default "terasic" if TARGET_SOCFPGA_TERASIC_DE10_NANO
Marek Vasut952caa22015-06-21 17:28:53 +0200148 default "terasic" if TARGET_SOCFPGA_TERASIC_SOCKIT
Masahiro Yamada7865f4b2015-04-21 20:38:20 +0900149
150config SYS_SOC
151 default "socfpga"
152
153config SYS_CONFIG_NAME
Dinh Nguyen3cbc7b82015-09-22 17:01:32 -0500154 default "socfpga_arria5_socdk" if TARGET_SOCFPGA_ARRIA5_SOCDK
Ley Foon Tand89e9792017-04-26 02:44:48 +0800155 default "socfpga_arria10_socdk" if TARGET_SOCFPGA_ARRIA10_SOCDK
Dinh Nguyen3cbc7b82015-09-22 17:01:32 -0500156 default "socfpga_cyclone5_socdk" if TARGET_SOCFPGA_CYCLONE5_SOCDK
Marek Vasut7fb46432018-02-24 23:34:00 +0100157 default "socfpga_dbm_soc1" if TARGET_SOCFPGA_DEVBOARDS_DBM_SOC1
Dinh Nguyen55c7a762015-09-01 17:41:52 -0500158 default "socfpga_de0_nano_soc" if TARGET_SOCFPGA_TERASIC_DE0_NANO
Anatolij Gustschine9c847c2016-11-14 16:07:10 +0100159 default "socfpga_de1_soc" if TARGET_SOCFPGA_TERASIC_DE1_SOC
Dalon Westergreen6bd041f2017-04-18 08:11:16 -0700160 default "socfpga_de10_nano" if TARGET_SOCFPGA_TERASIC_DE10_NANO
Pavel Machek35546f62016-06-07 12:37:23 +0200161 default "socfpga_is1" if TARGET_SOCFPGA_IS1
Marek Vasut952caa22015-06-21 17:28:53 +0200162 default "socfpga_sockit" if TARGET_SOCFPGA_TERASIC_SOCKIT
Marek Vasut856b30d2015-11-23 17:06:27 +0100163 default "socfpga_socrates" if TARGET_SOCFPGA_EBV_SOCRATES
Stefan Roeseae9996c2015-11-18 11:06:09 +0100164 default "socfpga_sr1500" if TARGET_SOCFPGA_SR1500
Ley Foon Tana6847292018-05-24 00:17:32 +0800165 default "socfpga_stratix10_socdk" if TARGET_SOCFPGA_STRATIX10_SOCDK
Marek Vasut569a1912015-12-01 18:09:52 +0100166 default "socfpga_vining_fpga" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA
Masahiro Yamada7865f4b2015-04-21 20:38:20 +0900167
168endif