blob: 58dc295d6a0dedf41ed3abb2bb47be9f2476e500 [file] [log] [blame]
Marek Vasut72242e52019-03-04 21:38:10 +01001// SPDX-License-Identifier: GPL-2.0
Marek Vasutf77b5a42018-01-08 14:01:40 +01002/*
Marek Vasut72242e52019-03-04 21:38:10 +01003 * r8a77995 Clock Pulse Generator / Module Standby and Software Reset
Marek Vasutf77b5a42018-01-08 14:01:40 +01004 *
Marek Vasut72242e52019-03-04 21:38:10 +01005 * Copyright (C) 2017 Glider bvba
Marek Vasutf77b5a42018-01-08 14:01:40 +01006 *
Marek Vasut72242e52019-03-04 21:38:10 +01007 * Based on r8a7795-cpg-mssr.c
Marek Vasutf77b5a42018-01-08 14:01:40 +01008 *
Marek Vasut72242e52019-03-04 21:38:10 +01009 * Copyright (C) 2015 Glider bvba
10 * Copyright (C) 2015 Renesas Electronics Corp.
Marek Vasutf77b5a42018-01-08 14:01:40 +010011 */
12
13#include <common.h>
14#include <clk-uclass.h>
15#include <dm.h>
Simon Glasscd93d622020-05-10 11:40:13 -060016#include <linux/bitops.h>
Marek Vasutf77b5a42018-01-08 14:01:40 +010017
18#include <dt-bindings/clock/r8a77995-cpg-mssr.h>
19
20#include "renesas-cpg-mssr.h"
Marek Vasut58f17882018-01-08 17:09:45 +010021#include "rcar-gen3-cpg.h"
Marek Vasutf77b5a42018-01-08 14:01:40 +010022
Marek Vasutf11c9672018-01-08 16:05:28 +010023enum clk_ids {
24 /* Core Clock Outputs exported to DT */
Marek Vasut72242e52019-03-04 21:38:10 +010025 LAST_DT_CORE_CLK = R8A77995_CLK_CPEX,
Marek Vasutf11c9672018-01-08 16:05:28 +010026
27 /* External Input Clocks */
28 CLK_EXTAL,
29
30 /* Internal Core Clocks */
31 CLK_MAIN,
32 CLK_PLL0,
33 CLK_PLL1,
34 CLK_PLL3,
35 CLK_PLL0D2,
36 CLK_PLL0D3,
37 CLK_PLL0D5,
38 CLK_PLL1D2,
39 CLK_PE,
40 CLK_S0,
41 CLK_S1,
42 CLK_S2,
43 CLK_S3,
44 CLK_SDSRC,
Marek Vasut72242e52019-03-04 21:38:10 +010045 CLK_RINT,
46 CLK_OCO,
Marek Vasutf11c9672018-01-08 16:05:28 +010047
48 /* Module Clocks */
49 MOD_CLK_BASE
50};
51
Marek Vasutf77b5a42018-01-08 14:01:40 +010052static const struct cpg_core_clk r8a77995_core_clks[] = {
53 /* External Clock Inputs */
54 DEF_INPUT("extal", CLK_EXTAL),
55
56 /* Internal Core Clocks */
57 DEF_BASE(".main", CLK_MAIN, CLK_TYPE_GEN3_MAIN, CLK_EXTAL),
58 DEF_BASE(".pll1", CLK_PLL1, CLK_TYPE_GEN3_PLL1, CLK_MAIN),
59 DEF_BASE(".pll3", CLK_PLL3, CLK_TYPE_GEN3_PLL3, CLK_MAIN),
60
61 DEF_FIXED(".pll0", CLK_PLL0, CLK_MAIN, 4, 250),
62 DEF_FIXED(".pll0d2", CLK_PLL0D2, CLK_PLL0, 2, 1),
63 DEF_FIXED(".pll0d3", CLK_PLL0D3, CLK_PLL0, 3, 1),
64 DEF_FIXED(".pll0d5", CLK_PLL0D5, CLK_PLL0, 5, 1),
65 DEF_FIXED(".pll1d2", CLK_PLL1D2, CLK_PLL1, 2, 1),
66 DEF_FIXED(".pe", CLK_PE, CLK_PLL0D3, 4, 1),
67 DEF_FIXED(".s0", CLK_S0, CLK_PLL1, 2, 1),
68 DEF_FIXED(".s1", CLK_S1, CLK_PLL1, 3, 1),
69 DEF_FIXED(".s2", CLK_S2, CLK_PLL1, 4, 1),
70 DEF_FIXED(".s3", CLK_S3, CLK_PLL1, 6, 1),
71 DEF_FIXED(".sdsrc", CLK_SDSRC, CLK_PLL1, 2, 1),
72
Marek Vasut72242e52019-03-04 21:38:10 +010073 DEF_DIV6_RO(".r", CLK_RINT, CLK_EXTAL, CPG_RCKCR, 32),
74
75 DEF_RATE(".oco", CLK_OCO, 8 * 1000 * 1000),
76
Marek Vasutf77b5a42018-01-08 14:01:40 +010077 /* Core Clock Outputs */
78 DEF_FIXED("z2", R8A77995_CLK_Z2, CLK_PLL0D3, 1, 1),
79 DEF_FIXED("ztr", R8A77995_CLK_ZTR, CLK_PLL1, 6, 1),
80 DEF_FIXED("zt", R8A77995_CLK_ZT, CLK_PLL1, 4, 1),
81 DEF_FIXED("zx", R8A77995_CLK_ZX, CLK_PLL1, 3, 1),
82 DEF_FIXED("s0d1", R8A77995_CLK_S0D1, CLK_S0, 1, 1),
83 DEF_FIXED("s1d1", R8A77995_CLK_S1D1, CLK_S1, 1, 1),
84 DEF_FIXED("s1d2", R8A77995_CLK_S1D2, CLK_S1, 2, 1),
85 DEF_FIXED("s1d4", R8A77995_CLK_S1D4, CLK_S1, 4, 1),
86 DEF_FIXED("s2d1", R8A77995_CLK_S2D1, CLK_S2, 1, 1),
87 DEF_FIXED("s2d2", R8A77995_CLK_S2D2, CLK_S2, 2, 1),
88 DEF_FIXED("s2d4", R8A77995_CLK_S2D4, CLK_S2, 4, 1),
89 DEF_FIXED("s3d1", R8A77995_CLK_S3D1, CLK_S3, 1, 1),
90 DEF_FIXED("s3d2", R8A77995_CLK_S3D2, CLK_S3, 2, 1),
91 DEF_FIXED("s3d4", R8A77995_CLK_S3D4, CLK_S3, 4, 1),
92
93 DEF_FIXED("cl", R8A77995_CLK_CL, CLK_PLL1, 48, 1),
Marek Vasutf7b4e4c2021-04-25 21:10:40 +020094 DEF_FIXED("cr", R8A77995_CLK_CR, CLK_PLL1D2, 2, 1),
Marek Vasutf77b5a42018-01-08 14:01:40 +010095 DEF_FIXED("cp", R8A77995_CLK_CP, CLK_EXTAL, 2, 1),
Marek Vasut72242e52019-03-04 21:38:10 +010096 DEF_FIXED("cpex", R8A77995_CLK_CPEX, CLK_EXTAL, 4, 1),
97
98 DEF_DIV6_RO("osc", R8A77995_CLK_OSC, CLK_EXTAL, CPG_RCKCR, 8),
Marek Vasutf77b5a42018-01-08 14:01:40 +010099
100 DEF_GEN3_PE("s1d4c", R8A77995_CLK_S1D4C, CLK_S1, 4, CLK_PE, 2),
101 DEF_GEN3_PE("s3d1c", R8A77995_CLK_S3D1C, CLK_S3, 1, CLK_PE, 1),
102 DEF_GEN3_PE("s3d2c", R8A77995_CLK_S3D2C, CLK_S3, 2, CLK_PE, 2),
103 DEF_GEN3_PE("s3d4c", R8A77995_CLK_S3D4C, CLK_S3, 4, CLK_PE, 4),
104
105 DEF_GEN3_SD("sd0", R8A77995_CLK_SD0, CLK_SDSRC, 0x268),
Marek Vasut72242e52019-03-04 21:38:10 +0100106
107 DEF_DIV6P1("canfd", R8A77995_CLK_CANFD, CLK_PLL0D3, 0x244),
108 DEF_DIV6P1("mso", R8A77995_CLK_MSO, CLK_PLL1D2, 0x014),
109
110 DEF_GEN3_RCKSEL("r", R8A77995_CLK_R, CLK_RINT, 1, CLK_OCO, 61 * 4),
Marek Vasutf77b5a42018-01-08 14:01:40 +0100111};
112
113static const struct mssr_mod_clk r8a77995_mod_clks[] = {
Marek Vasutf7b4e4c2021-04-25 21:10:40 +0200114 DEF_MOD("tmu4", 121, R8A77995_CLK_S1D4C),
115 DEF_MOD("tmu3", 122, R8A77995_CLK_S3D2C),
116 DEF_MOD("tmu2", 123, R8A77995_CLK_S3D2C),
117 DEF_MOD("tmu1", 124, R8A77995_CLK_S3D2C),
118 DEF_MOD("tmu0", 125, R8A77995_CLK_CP),
Marek Vasutf77b5a42018-01-08 14:01:40 +0100119 DEF_MOD("scif5", 202, R8A77995_CLK_S3D4C),
120 DEF_MOD("scif4", 203, R8A77995_CLK_S3D4C),
121 DEF_MOD("scif3", 204, R8A77995_CLK_S3D4C),
122 DEF_MOD("scif1", 206, R8A77995_CLK_S3D4C),
123 DEF_MOD("scif0", 207, R8A77995_CLK_S3D4C),
124 DEF_MOD("msiof3", 208, R8A77995_CLK_MSO),
125 DEF_MOD("msiof2", 209, R8A77995_CLK_MSO),
126 DEF_MOD("msiof1", 210, R8A77995_CLK_MSO),
127 DEF_MOD("msiof0", 211, R8A77995_CLK_MSO),
128 DEF_MOD("sys-dmac2", 217, R8A77995_CLK_S3D1),
129 DEF_MOD("sys-dmac1", 218, R8A77995_CLK_S3D1),
130 DEF_MOD("sys-dmac0", 219, R8A77995_CLK_S3D1),
Marek Vasutf7b4e4c2021-04-25 21:10:40 +0200131 DEF_MOD("sceg-pub", 229, R8A77995_CLK_CR),
Marek Vasutf77b5a42018-01-08 14:01:40 +0100132 DEF_MOD("cmt3", 300, R8A77995_CLK_R),
133 DEF_MOD("cmt2", 301, R8A77995_CLK_R),
134 DEF_MOD("cmt1", 302, R8A77995_CLK_R),
135 DEF_MOD("cmt0", 303, R8A77995_CLK_R),
136 DEF_MOD("scif2", 310, R8A77995_CLK_S3D4C),
137 DEF_MOD("emmc0", 312, R8A77995_CLK_SD0),
138 DEF_MOD("usb-dmac0", 330, R8A77995_CLK_S3D1),
139 DEF_MOD("usb-dmac1", 331, R8A77995_CLK_S3D1),
140 DEF_MOD("rwdt", 402, R8A77995_CLK_R),
141 DEF_MOD("intc-ex", 407, R8A77995_CLK_CP),
Marek Vasut72242e52019-03-04 21:38:10 +0100142 DEF_MOD("intc-ap", 408, R8A77995_CLK_S1D2),
Marek Vasutf7b4e4c2021-04-25 21:10:40 +0200143 DEF_MOD("audmac0", 502, R8A77995_CLK_S1D2),
Marek Vasutf77b5a42018-01-08 14:01:40 +0100144 DEF_MOD("hscif3", 517, R8A77995_CLK_S3D1C),
145 DEF_MOD("hscif0", 520, R8A77995_CLK_S3D1C),
146 DEF_MOD("thermal", 522, R8A77995_CLK_CP),
147 DEF_MOD("pwm", 523, R8A77995_CLK_S3D4C),
148 DEF_MOD("fcpvd1", 602, R8A77995_CLK_S1D2),
149 DEF_MOD("fcpvd0", 603, R8A77995_CLK_S1D2),
150 DEF_MOD("fcpvbs", 607, R8A77995_CLK_S0D1),
151 DEF_MOD("vspd1", 622, R8A77995_CLK_S1D2),
152 DEF_MOD("vspd0", 623, R8A77995_CLK_S1D2),
153 DEF_MOD("vspbs", 627, R8A77995_CLK_S0D1),
154 DEF_MOD("ehci0", 703, R8A77995_CLK_S3D2),
155 DEF_MOD("hsusb", 704, R8A77995_CLK_S3D2),
Marek Vasutf7b4e4c2021-04-25 21:10:40 +0200156 DEF_MOD("cmm1", 710, R8A77995_CLK_S1D1),
157 DEF_MOD("cmm0", 711, R8A77995_CLK_S1D1),
Marek Vasut72242e52019-03-04 21:38:10 +0100158 DEF_MOD("du1", 723, R8A77995_CLK_S1D1),
159 DEF_MOD("du0", 724, R8A77995_CLK_S1D1),
Marek Vasutf77b5a42018-01-08 14:01:40 +0100160 DEF_MOD("lvds", 727, R8A77995_CLK_S2D1),
Marek Vasutf77b5a42018-01-08 14:01:40 +0100161 DEF_MOD("vin4", 807, R8A77995_CLK_S1D2),
162 DEF_MOD("etheravb", 812, R8A77995_CLK_S3D2),
163 DEF_MOD("imr0", 823, R8A77995_CLK_S1D2),
164 DEF_MOD("gpio6", 906, R8A77995_CLK_S3D4),
165 DEF_MOD("gpio5", 907, R8A77995_CLK_S3D4),
166 DEF_MOD("gpio4", 908, R8A77995_CLK_S3D4),
167 DEF_MOD("gpio3", 909, R8A77995_CLK_S3D4),
168 DEF_MOD("gpio2", 910, R8A77995_CLK_S3D4),
169 DEF_MOD("gpio1", 911, R8A77995_CLK_S3D4),
170 DEF_MOD("gpio0", 912, R8A77995_CLK_S3D4),
171 DEF_MOD("can-fd", 914, R8A77995_CLK_S3D2),
172 DEF_MOD("can-if1", 915, R8A77995_CLK_S3D4),
173 DEF_MOD("can-if0", 916, R8A77995_CLK_S3D4),
174 DEF_MOD("i2c3", 928, R8A77995_CLK_S3D2),
175 DEF_MOD("i2c2", 929, R8A77995_CLK_S3D2),
176 DEF_MOD("i2c1", 930, R8A77995_CLK_S3D2),
177 DEF_MOD("i2c0", 931, R8A77995_CLK_S3D2),
178 DEF_MOD("ssi-all", 1005, R8A77995_CLK_S3D4),
179 DEF_MOD("ssi4", 1011, MOD_CLK_ID(1005)),
180 DEF_MOD("ssi3", 1012, MOD_CLK_ID(1005)),
181 DEF_MOD("scu-all", 1017, R8A77995_CLK_S3D4),
182 DEF_MOD("scu-dvc1", 1018, MOD_CLK_ID(1017)),
183 DEF_MOD("scu-dvc0", 1019, MOD_CLK_ID(1017)),
184 DEF_MOD("scu-ctu1-mix1", 1020, MOD_CLK_ID(1017)),
185 DEF_MOD("scu-ctu0-mix0", 1021, MOD_CLK_ID(1017)),
186 DEF_MOD("scu-src6", 1025, MOD_CLK_ID(1017)),
187 DEF_MOD("scu-src5", 1026, MOD_CLK_ID(1017)),
188};
189
Marek Vasut7c885562018-01-16 19:23:17 +0100190/*
191 * CPG Clock Data
192 */
193
194/*
195 * MD19 EXTAL (MHz) PLL0 PLL1 PLL3
196 *--------------------------------------------------------------------
197 * 0 48 x 1 x250/4 x100/3 x100/3
Marek Vasut72242e52019-03-04 21:38:10 +0100198 * 1 48 x 1 x250/4 x100/3 x58/3
Marek Vasut7c885562018-01-16 19:23:17 +0100199 */
200#define CPG_PLL_CONFIG_INDEX(md) (((md) & BIT(19)) >> 19)
201
Marek Vasutff50b322018-01-15 00:58:35 +0100202static const struct rcar_gen3_cpg_pll_config cpg_pll_configs[2] = {
Marek Vasut7c885562018-01-16 19:23:17 +0100203 /* EXTAL div PLL1 mult/div PLL3 mult/div */
204 { 1, 100, 3, 100, 3, },
Marek Vasut72242e52019-03-04 21:38:10 +0100205 { 1, 100, 3, 58, 3, },
Marek Vasut7c885562018-01-16 19:23:17 +0100206};
207
Marek Vasutf77b5a42018-01-08 14:01:40 +0100208static const struct mstp_stop_table r8a77995_mstp_table[] = {
Marek Vasut3934b412020-04-25 14:57:45 +0200209 { 0x00210000, 0x0, 0x00210000, 0 },
210 { 0x03e01000, 0x0, 0x03e01000, 0 },
211 { 0x000e2fdc, 0x2000, 0x000e2fd8, 0 },
212 { 0xc00014df, 0x400, 0xc00014df, 0 },
213 { 0x80000004, 0x180, 0x80000004, 0 },
214 { 0x40d20004, 0x0, 0x40d20004, 0 },
215 { 0x08c0008c, 0x0, 0x08c0008c, 0 },
216 { 0x09941c18, 0x0, 0x09941c18, 0 },
217 { 0x00801087, 0x0, 0x00801087, 0 },
218 { 0xf143dfc0, 0x0, 0xf143dfc0, 0 },
219 { 0x063e1820, 0x0, 0x063e1820, 0 },
220 { 0x00000000, 0x0, 0x00000000, 0 },
Marek Vasutf77b5a42018-01-08 14:01:40 +0100221};
222
Marek Vasut7c885562018-01-16 19:23:17 +0100223static const void *r8a77995_get_pll_config(const u32 cpg_mode)
224{
225 return &cpg_pll_configs[CPG_PLL_CONFIG_INDEX(cpg_mode)];
226}
227
Marek Vasutf77b5a42018-01-08 14:01:40 +0100228static const struct cpg_mssr_info r8a77995_cpg_mssr_info = {
229 .core_clk = r8a77995_core_clks,
230 .core_clk_size = ARRAY_SIZE(r8a77995_core_clks),
231 .mod_clk = r8a77995_mod_clks,
232 .mod_clk_size = ARRAY_SIZE(r8a77995_mod_clks),
233 .mstp_table = r8a77995_mstp_table,
234 .mstp_table_size = ARRAY_SIZE(r8a77995_mstp_table),
235 .reset_node = "renesas,r8a77995-rst",
Marek Vasutf11c9672018-01-08 16:05:28 +0100236 .mod_clk_base = MOD_CLK_BASE,
237 .clk_extal_id = CLK_EXTAL,
238 .clk_extalr_id = ~0,
Marek Vasut7c885562018-01-16 19:23:17 +0100239 .get_pll_config = r8a77995_get_pll_config,
Marek Vasutf77b5a42018-01-08 14:01:40 +0100240};
241
242static const struct udevice_id r8a77995_clk_ids[] = {
243 {
244 .compatible = "renesas,r8a77995-cpg-mssr",
245 .data = (ulong)&r8a77995_cpg_mssr_info
246 },
247 { }
248};
249
250U_BOOT_DRIVER(clk_r8a77995) = {
251 .name = "clk_r8a77995",
252 .id = UCLASS_CLK,
253 .of_match = r8a77995_clk_ids,
Simon Glass41575d82020-12-03 16:55:17 -0700254 .priv_auto = sizeof(struct gen3_clk_priv),
Marek Vasutf77b5a42018-01-08 14:01:40 +0100255 .ops = &gen3_clk_ops,
256 .probe = gen3_clk_probe,
257 .remove = gen3_clk_remove,
258};