blob: f6ef7ecd7a1fc723d46955e81791ec58cb757732 [file] [log] [blame]
Simon Glass99c15652015-08-30 16:55:31 -06001/*
2 * (C) Copyright 2015 Google, Inc
3 *
4 * SPDX-License-Identifier: GPL-2.0
5 */
6
7#include <common.h>
Stephen Warren135aa952016-06-17 09:44:00 -06008#include <clk-uclass.h>
Simon Glass99c15652015-08-30 16:55:31 -06009#include <dm.h>
Simon Glass2d143bd2016-07-04 11:58:29 -060010#include <dt-structs.h>
Simon Glass99c15652015-08-30 16:55:31 -060011#include <errno.h>
Simon Glass2d143bd2016-07-04 11:58:29 -060012#include <mapmem.h>
Simon Glass99c15652015-08-30 16:55:31 -060013#include <syscon.h>
14#include <asm/io.h>
15#include <asm/arch/clock.h>
16#include <asm/arch/cru_rk3288.h>
17#include <asm/arch/grf_rk3288.h>
18#include <asm/arch/hardware.h>
Simon Glass898d6432016-01-21 19:43:38 -070019#include <dt-bindings/clock/rk3288-cru.h>
Simon Glass64b7faa2016-01-21 19:43:41 -070020#include <dm/device-internal.h>
Simon Glass99c15652015-08-30 16:55:31 -060021#include <dm/lists.h>
Simon Glass64b7faa2016-01-21 19:43:41 -070022#include <dm/uclass-internal.h>
Heiko Stübnerabd01282016-07-22 23:51:06 +020023#include <linux/log2.h>
Simon Glass99c15652015-08-30 16:55:31 -060024
25DECLARE_GLOBAL_DATA_PTR;
26
Simon Glass2d143bd2016-07-04 11:58:29 -060027struct rk3288_clk_plat {
28#if CONFIG_IS_ENABLED(OF_PLATDATA)
29 struct dtd_rockchip_rk3288_cru dtd;
30#endif
31};
32
Simon Glass99c15652015-08-30 16:55:31 -060033struct pll_div {
34 u32 nr;
35 u32 nf;
36 u32 no;
37};
38
39enum {
40 VCO_MAX_HZ = 2200U * 1000000,
41 VCO_MIN_HZ = 440 * 1000000,
42 OUTPUT_MAX_HZ = 2200U * 1000000,
43 OUTPUT_MIN_HZ = 27500000,
44 FREF_MAX_HZ = 2200U * 1000000,
Heiko Stübnerc3f03ff2016-07-16 00:17:17 +020045 FREF_MIN_HZ = 269 * 1000,
Simon Glass99c15652015-08-30 16:55:31 -060046};
47
48enum {
49 /* PLL CON0 */
50 PLL_OD_MASK = 0x0f,
51
52 /* PLL CON1 */
53 PLL_NF_MASK = 0x1fff,
54
55 /* PLL CON2 */
56 PLL_BWADJ_MASK = 0x0fff,
57
58 /* PLL CON3 */
59 PLL_RESET_SHIFT = 5,
60
Simon Glassdae594f2016-01-21 19:45:17 -070061 /* CLKSEL0 */
Simon Glassdae594f2016-01-21 19:45:17 -070062 CORE_SEL_PLL_SHIFT = 15,
Simon Glassb223c1a2017-05-31 17:57:31 -060063 CORE_SEL_PLL_MASK = 1 << CORE_SEL_PLL_SHIFT,
Simon Glassdae594f2016-01-21 19:45:17 -070064 A17_DIV_SHIFT = 8,
Simon Glassb223c1a2017-05-31 17:57:31 -060065 A17_DIV_MASK = 0x1f << A17_DIV_SHIFT,
Simon Glassdae594f2016-01-21 19:45:17 -070066 MP_DIV_SHIFT = 4,
Simon Glassb223c1a2017-05-31 17:57:31 -060067 MP_DIV_MASK = 0xf << MP_DIV_SHIFT,
Simon Glassdae594f2016-01-21 19:45:17 -070068 M0_DIV_SHIFT = 0,
Simon Glassb223c1a2017-05-31 17:57:31 -060069 M0_DIV_MASK = 0xf << M0_DIV_SHIFT,
Simon Glassdae594f2016-01-21 19:45:17 -070070
Simon Glass99c15652015-08-30 16:55:31 -060071 /* CLKSEL1: pd bus clk pll sel: codec or general */
72 PD_BUS_SEL_PLL_MASK = 15,
73 PD_BUS_SEL_CPLL = 0,
74 PD_BUS_SEL_GPLL,
75
76 /* pd bus pclk div: pclk = pd_bus_aclk /(div + 1) */
77 PD_BUS_PCLK_DIV_SHIFT = 12,
Simon Glassb223c1a2017-05-31 17:57:31 -060078 PD_BUS_PCLK_DIV_MASK = 7 << PD_BUS_PCLK_DIV_SHIFT,
Simon Glass99c15652015-08-30 16:55:31 -060079
80 /* pd bus hclk div: aclk_bus: hclk_bus = 1:1 or 2:1 or 4:1 */
81 PD_BUS_HCLK_DIV_SHIFT = 8,
Simon Glassb223c1a2017-05-31 17:57:31 -060082 PD_BUS_HCLK_DIV_MASK = 3 << PD_BUS_HCLK_DIV_SHIFT,
Simon Glass99c15652015-08-30 16:55:31 -060083
84 /* pd bus aclk div: pd_bus_aclk = pd_bus_src_clk /(div0 * div1) */
85 PD_BUS_ACLK_DIV0_SHIFT = 3,
Simon Glassb223c1a2017-05-31 17:57:31 -060086 PD_BUS_ACLK_DIV0_MASK = 0x1f << PD_BUS_ACLK_DIV0_SHIFT,
Simon Glass99c15652015-08-30 16:55:31 -060087 PD_BUS_ACLK_DIV1_SHIFT = 0,
Simon Glassb223c1a2017-05-31 17:57:31 -060088 PD_BUS_ACLK_DIV1_MASK = 0x7 << PD_BUS_ACLK_DIV1_SHIFT,
Simon Glass99c15652015-08-30 16:55:31 -060089
90 /*
91 * CLKSEL10
92 * peripheral bus pclk div:
93 * aclk_bus: pclk_bus = 1:1 or 2:1 or 4:1 or 8:1
94 */
Simon Glassc87c1292016-01-21 19:45:15 -070095 PERI_SEL_PLL_SHIFT = 15,
Simon Glassb223c1a2017-05-31 17:57:31 -060096 PERI_SEL_PLL_MASK = 1 << PERI_SEL_PLL_SHIFT,
Simon Glassc87c1292016-01-21 19:45:15 -070097 PERI_SEL_CPLL = 0,
98 PERI_SEL_GPLL,
99
Simon Glass99c15652015-08-30 16:55:31 -0600100 PERI_PCLK_DIV_SHIFT = 12,
Simon Glassb223c1a2017-05-31 17:57:31 -0600101 PERI_PCLK_DIV_MASK = 3 << PERI_PCLK_DIV_SHIFT,
Simon Glass99c15652015-08-30 16:55:31 -0600102
103 /* peripheral bus hclk div: aclk_bus: hclk_bus = 1:1 or 2:1 or 4:1 */
104 PERI_HCLK_DIV_SHIFT = 8,
Simon Glassb223c1a2017-05-31 17:57:31 -0600105 PERI_HCLK_DIV_MASK = 3 << PERI_HCLK_DIV_SHIFT,
Simon Glass99c15652015-08-30 16:55:31 -0600106
107 /*
108 * peripheral bus aclk div:
109 * aclk_periph = periph_clk_src / (peri_aclk_div_con + 1)
110 */
111 PERI_ACLK_DIV_SHIFT = 0,
Simon Glassb223c1a2017-05-31 17:57:31 -0600112 PERI_ACLK_DIV_MASK = 0x1f << PERI_ACLK_DIV_SHIFT,
Simon Glass99c15652015-08-30 16:55:31 -0600113
Simon Glass99c15652015-08-30 16:55:31 -0600114 SOCSTS_DPLL_LOCK = 1 << 5,
115 SOCSTS_APLL_LOCK = 1 << 6,
116 SOCSTS_CPLL_LOCK = 1 << 7,
117 SOCSTS_GPLL_LOCK = 1 << 8,
118 SOCSTS_NPLL_LOCK = 1 << 9,
119};
120
121#define RATE_TO_DIV(input_rate, output_rate) \
122 ((input_rate) / (output_rate) - 1);
123
124#define DIV_TO_RATE(input_rate, div) ((input_rate) / ((div) + 1))
125
126#define PLL_DIVISORS(hz, _nr, _no) {\
127 .nr = _nr, .nf = (u32)((u64)hz * _nr * _no / OSC_HZ), .no = _no};\
128 _Static_assert(((u64)hz * _nr * _no / OSC_HZ) * OSC_HZ /\
129 (_nr * _no) == hz, #hz "Hz cannot be hit with PLL "\
130 "divisors on line " __stringify(__LINE__));
131
132/* Keep divisors as low as possible to reduce jitter and power usage */
133static const struct pll_div apll_init_cfg = PLL_DIVISORS(APLL_HZ, 1, 1);
Heiko Stübner64964982017-02-18 19:46:22 +0100134#ifdef CONFIG_SPL_BUILD
Simon Glass99c15652015-08-30 16:55:31 -0600135static const struct pll_div gpll_init_cfg = PLL_DIVISORS(GPLL_HZ, 2, 2);
136static const struct pll_div cpll_init_cfg = PLL_DIVISORS(CPLL_HZ, 1, 2);
Heiko Stübner64964982017-02-18 19:46:22 +0100137#endif
Simon Glass99c15652015-08-30 16:55:31 -0600138
139static int rkclk_set_pll(struct rk3288_cru *cru, enum rk_clk_id clk_id,
140 const struct pll_div *div)
141{
142 int pll_id = rk_pll_id(clk_id);
143 struct rk3288_pll *pll = &cru->pll[pll_id];
144 /* All PLLs have same VCO and output frequency range restrictions. */
145 uint vco_hz = OSC_HZ / 1000 * div->nf / div->nr * 1000;
146 uint output_hz = vco_hz / div->no;
147
Simon Glassc87c1292016-01-21 19:45:15 -0700148 debug("PLL at %x: nf=%d, nr=%d, no=%d, vco=%u Hz, output=%u Hz\n",
149 (uint)pll, div->nf, div->nr, div->no, vco_hz, output_hz);
Simon Glass99c15652015-08-30 16:55:31 -0600150 assert(vco_hz >= VCO_MIN_HZ && vco_hz <= VCO_MAX_HZ &&
151 output_hz >= OUTPUT_MIN_HZ && output_hz <= OUTPUT_MAX_HZ &&
152 (div->no == 1 || !(div->no % 2)));
153
Simon Glassc87c1292016-01-21 19:45:15 -0700154 /* enter reset */
Simon Glass99c15652015-08-30 16:55:31 -0600155 rk_setreg(&pll->con3, 1 << PLL_RESET_SHIFT);
156
Simon Glassb223c1a2017-05-31 17:57:31 -0600157 rk_clrsetreg(&pll->con0, CLKR_MASK | PLL_OD_MASK,
Simon Glass99c15652015-08-30 16:55:31 -0600158 ((div->nr - 1) << CLKR_SHIFT) | (div->no - 1));
159 rk_clrsetreg(&pll->con1, CLKF_MASK, div->nf - 1);
160 rk_clrsetreg(&pll->con2, PLL_BWADJ_MASK, (div->nf >> 1) - 1);
161
162 udelay(10);
163
Simon Glassc87c1292016-01-21 19:45:15 -0700164 /* return from reset */
Simon Glass99c15652015-08-30 16:55:31 -0600165 rk_clrreg(&pll->con3, 1 << PLL_RESET_SHIFT);
166
167 return 0;
168}
169
Simon Glass99c15652015-08-30 16:55:31 -0600170static int rkclk_configure_ddr(struct rk3288_cru *cru, struct rk3288_grf *grf,
171 unsigned int hz)
172{
173 static const struct pll_div dpll_cfg[] = {
174 {.nf = 25, .nr = 2, .no = 1},
175 {.nf = 400, .nr = 9, .no = 2},
176 {.nf = 500, .nr = 9, .no = 2},
177 {.nf = 100, .nr = 3, .no = 1},
178 };
179 int cfg;
180
Simon Glass99c15652015-08-30 16:55:31 -0600181 switch (hz) {
182 case 300000000:
183 cfg = 0;
184 break;
185 case 533000000: /* actually 533.3P MHz */
186 cfg = 1;
187 break;
188 case 666000000: /* actually 666.6P MHz */
189 cfg = 2;
190 break;
191 case 800000000:
192 cfg = 3;
193 break;
194 default:
Simon Glassc87c1292016-01-21 19:45:15 -0700195 debug("Unsupported SDRAM frequency");
Simon Glass99c15652015-08-30 16:55:31 -0600196 return -EINVAL;
197 }
198
199 /* pll enter slow-mode */
Simon Glassb223c1a2017-05-31 17:57:31 -0600200 rk_clrsetreg(&cru->cru_mode_con, DPLL_MODE_MASK,
Simon Glass99c15652015-08-30 16:55:31 -0600201 DPLL_MODE_SLOW << DPLL_MODE_SHIFT);
202
203 rkclk_set_pll(cru, CLK_DDR, &dpll_cfg[cfg]);
204
205 /* wait for pll lock */
206 while (!(readl(&grf->soc_status[1]) & SOCSTS_DPLL_LOCK))
207 udelay(1);
208
209 /* PLL enter normal-mode */
Simon Glassb223c1a2017-05-31 17:57:31 -0600210 rk_clrsetreg(&cru->cru_mode_con, DPLL_MODE_MASK,
Simon Glass009741f2016-01-21 19:45:01 -0700211 DPLL_MODE_NORMAL << DPLL_MODE_SHIFT);
Simon Glass99c15652015-08-30 16:55:31 -0600212
213 return 0;
214}
215
Simon Glass830a6082016-01-21 19:45:02 -0700216#ifndef CONFIG_SPL_BUILD
217#define VCO_MAX_KHZ 2200000
218#define VCO_MIN_KHZ 440000
219#define FREF_MAX_KHZ 2200000
220#define FREF_MIN_KHZ 269
221
222static int pll_para_config(ulong freq_hz, struct pll_div *div, uint *ext_div)
223{
224 uint ref_khz = OSC_HZ / 1000, nr, nf = 0;
225 uint fref_khz;
226 uint diff_khz, best_diff_khz;
227 const uint max_nr = 1 << 6, max_nf = 1 << 12, max_no = 1 << 4;
228 uint vco_khz;
229 uint no = 1;
230 uint freq_khz = freq_hz / 1000;
231
232 if (!freq_hz) {
233 printf("%s: the frequency can not be 0 Hz\n", __func__);
234 return -EINVAL;
235 }
236
237 no = DIV_ROUND_UP(VCO_MIN_KHZ, freq_khz);
238 if (ext_div) {
239 *ext_div = DIV_ROUND_UP(no, max_no);
240 no = DIV_ROUND_UP(no, *ext_div);
241 }
242
243 /* only even divisors (and 1) are supported */
244 if (no > 1)
245 no = DIV_ROUND_UP(no, 2) * 2;
246
247 vco_khz = freq_khz * no;
248 if (ext_div)
249 vco_khz *= *ext_div;
250
251 if (vco_khz < VCO_MIN_KHZ || vco_khz > VCO_MAX_KHZ || no > max_no) {
252 printf("%s: Cannot find out a supported VCO for Frequency (%luHz).\n",
253 __func__, freq_hz);
254 return -1;
255 }
256
257 div->no = no;
258
259 best_diff_khz = vco_khz;
260 for (nr = 1; nr < max_nr && best_diff_khz; nr++) {
261 fref_khz = ref_khz / nr;
262 if (fref_khz < FREF_MIN_KHZ)
263 break;
264 if (fref_khz > FREF_MAX_KHZ)
265 continue;
266
267 nf = vco_khz / fref_khz;
268 if (nf >= max_nf)
269 continue;
270 diff_khz = vco_khz - nf * fref_khz;
271 if (nf + 1 < max_nf && diff_khz > fref_khz / 2) {
272 nf++;
273 diff_khz = fref_khz - diff_khz;
274 }
275
276 if (diff_khz >= best_diff_khz)
277 continue;
278
279 best_diff_khz = diff_khz;
280 div->nr = nr;
281 div->nf = nf;
282 }
283
284 if (best_diff_khz > 4 * 1000) {
285 printf("%s: Failed to match output frequency %lu, difference is %u Hz, exceed 4MHZ\n",
286 __func__, freq_hz, best_diff_khz * 1000);
287 return -EINVAL;
288 }
289
290 return 0;
291}
292
Sjoerd Simons0aefc0b2016-02-28 22:24:59 +0100293static int rockchip_mac_set_clk(struct rk3288_cru *cru,
294 int periph, uint freq)
295{
296 /* Assuming mac_clk is fed by an external clock */
297 rk_clrsetreg(&cru->cru_clksel_con[21],
Simon Glassb223c1a2017-05-31 17:57:31 -0600298 RMII_EXTCLK_MASK,
Sjoerd Simons0aefc0b2016-02-28 22:24:59 +0100299 RMII_EXTCLK_SELECT_EXT_CLK << RMII_EXTCLK_SHIFT);
300
301 return 0;
302}
303
Simon Glass830a6082016-01-21 19:45:02 -0700304static int rockchip_vop_set_clk(struct rk3288_cru *cru, struct rk3288_grf *grf,
305 int periph, unsigned int rate_hz)
306{
307 struct pll_div npll_config = {0};
308 u32 lcdc_div;
309 int ret;
310
311 ret = pll_para_config(rate_hz, &npll_config, &lcdc_div);
312 if (ret)
313 return ret;
314
Simon Glassb223c1a2017-05-31 17:57:31 -0600315 rk_clrsetreg(&cru->cru_mode_con, NPLL_MODE_MASK,
Simon Glass830a6082016-01-21 19:45:02 -0700316 NPLL_MODE_SLOW << NPLL_MODE_SHIFT);
317 rkclk_set_pll(cru, CLK_NEW, &npll_config);
318
319 /* waiting for pll lock */
320 while (1) {
321 if (readl(&grf->soc_status[1]) & SOCSTS_NPLL_LOCK)
322 break;
323 udelay(1);
324 }
325
Simon Glassb223c1a2017-05-31 17:57:31 -0600326 rk_clrsetreg(&cru->cru_mode_con, NPLL_MODE_MASK,
Simon Glass830a6082016-01-21 19:45:02 -0700327 NPLL_MODE_NORMAL << NPLL_MODE_SHIFT);
328
329 /* vop dclk source clk: npll,dclk_div: 1 */
330 switch (periph) {
331 case DCLK_VOP0:
332 rk_clrsetreg(&cru->cru_clksel_con[27], 0xff << 8 | 3 << 0,
333 (lcdc_div - 1) << 8 | 2 << 0);
334 break;
335 case DCLK_VOP1:
336 rk_clrsetreg(&cru->cru_clksel_con[29], 0xff << 8 | 3 << 6,
337 (lcdc_div - 1) << 8 | 2 << 6);
338 break;
339 }
340
341 return 0;
342}
343#endif
344
Simon Glass99c15652015-08-30 16:55:31 -0600345#ifdef CONFIG_SPL_BUILD
346static void rkclk_init(struct rk3288_cru *cru, struct rk3288_grf *grf)
347{
348 u32 aclk_div;
349 u32 hclk_div;
350 u32 pclk_div;
351
352 /* pll enter slow-mode */
353 rk_clrsetreg(&cru->cru_mode_con,
Simon Glassb223c1a2017-05-31 17:57:31 -0600354 GPLL_MODE_MASK | CPLL_MODE_MASK,
Simon Glass99c15652015-08-30 16:55:31 -0600355 GPLL_MODE_SLOW << GPLL_MODE_SHIFT |
356 CPLL_MODE_SLOW << CPLL_MODE_SHIFT);
357
358 /* init pll */
359 rkclk_set_pll(cru, CLK_GENERAL, &gpll_init_cfg);
360 rkclk_set_pll(cru, CLK_CODEC, &cpll_init_cfg);
361
362 /* waiting for pll lock */
363 while ((readl(&grf->soc_status[1]) &
364 (SOCSTS_CPLL_LOCK | SOCSTS_GPLL_LOCK)) !=
365 (SOCSTS_CPLL_LOCK | SOCSTS_GPLL_LOCK))
366 udelay(1);
367
368 /*
369 * pd_bus clock pll source selection and
370 * set up dependent divisors for PCLK/HCLK and ACLK clocks.
371 */
372 aclk_div = GPLL_HZ / PD_BUS_ACLK_HZ - 1;
373 assert((aclk_div + 1) * PD_BUS_ACLK_HZ == GPLL_HZ && aclk_div < 0x1f);
374 hclk_div = PD_BUS_ACLK_HZ / PD_BUS_HCLK_HZ - 1;
375 assert((hclk_div + 1) * PD_BUS_HCLK_HZ ==
376 PD_BUS_ACLK_HZ && (hclk_div < 0x4) && (hclk_div != 0x2));
377
378 pclk_div = PD_BUS_ACLK_HZ / PD_BUS_PCLK_HZ - 1;
379 assert((pclk_div + 1) * PD_BUS_PCLK_HZ ==
380 PD_BUS_ACLK_HZ && pclk_div < 0x7);
381
382 rk_clrsetreg(&cru->cru_clksel_con[1],
Simon Glassb223c1a2017-05-31 17:57:31 -0600383 PD_BUS_PCLK_DIV_MASK | PD_BUS_HCLK_DIV_MASK |
384 PD_BUS_ACLK_DIV0_MASK | PD_BUS_ACLK_DIV1_MASK,
Simon Glass99c15652015-08-30 16:55:31 -0600385 pclk_div << PD_BUS_PCLK_DIV_SHIFT |
386 hclk_div << PD_BUS_HCLK_DIV_SHIFT |
387 aclk_div << PD_BUS_ACLK_DIV0_SHIFT |
388 0 << 0);
389
390 /*
391 * peri clock pll source selection and
392 * set up dependent divisors for PCLK/HCLK and ACLK clocks.
393 */
394 aclk_div = GPLL_HZ / PERI_ACLK_HZ - 1;
395 assert((aclk_div + 1) * PERI_ACLK_HZ == GPLL_HZ && aclk_div < 0x1f);
396
Heiko Stübnerabd01282016-07-22 23:51:06 +0200397 hclk_div = ilog2(PERI_ACLK_HZ / PERI_HCLK_HZ);
Simon Glass99c15652015-08-30 16:55:31 -0600398 assert((1 << hclk_div) * PERI_HCLK_HZ ==
399 PERI_ACLK_HZ && (hclk_div < 0x4));
400
Heiko Stübnerabd01282016-07-22 23:51:06 +0200401 pclk_div = ilog2(PERI_ACLK_HZ / PERI_PCLK_HZ);
Simon Glass99c15652015-08-30 16:55:31 -0600402 assert((1 << pclk_div) * PERI_PCLK_HZ ==
403 PERI_ACLK_HZ && (pclk_div < 0x4));
404
405 rk_clrsetreg(&cru->cru_clksel_con[10],
Simon Glassb223c1a2017-05-31 17:57:31 -0600406 PERI_PCLK_DIV_MASK | PERI_HCLK_DIV_MASK |
407 PERI_ACLK_DIV_MASK,
Simon Glassc87c1292016-01-21 19:45:15 -0700408 PERI_SEL_GPLL << PERI_SEL_PLL_SHIFT |
Simon Glass99c15652015-08-30 16:55:31 -0600409 pclk_div << PERI_PCLK_DIV_SHIFT |
410 hclk_div << PERI_HCLK_DIV_SHIFT |
411 aclk_div << PERI_ACLK_DIV_SHIFT);
412
413 /* PLL enter normal-mode */
414 rk_clrsetreg(&cru->cru_mode_con,
Simon Glassb223c1a2017-05-31 17:57:31 -0600415 GPLL_MODE_MASK | CPLL_MODE_MASK,
Simon Glass009741f2016-01-21 19:45:01 -0700416 GPLL_MODE_NORMAL << GPLL_MODE_SHIFT |
417 CPLL_MODE_NORMAL << CPLL_MODE_SHIFT);
Simon Glass99c15652015-08-30 16:55:31 -0600418}
419#endif
420
Heiko Stübnerb339b5d2016-07-16 00:17:16 +0200421void rk3288_clk_configure_cpu(struct rk3288_cru *cru, struct rk3288_grf *grf)
Simon Glassdae594f2016-01-21 19:45:17 -0700422{
423 /* pll enter slow-mode */
Simon Glassb223c1a2017-05-31 17:57:31 -0600424 rk_clrsetreg(&cru->cru_mode_con, APLL_MODE_MASK,
Simon Glassdae594f2016-01-21 19:45:17 -0700425 APLL_MODE_SLOW << APLL_MODE_SHIFT);
426
427 rkclk_set_pll(cru, CLK_ARM, &apll_init_cfg);
428
429 /* waiting for pll lock */
430 while (!(readl(&grf->soc_status[1]) & SOCSTS_APLL_LOCK))
431 udelay(1);
432
433 /*
434 * core clock pll source selection and
435 * set up dependent divisors for MPAXI/M0AXI and ARM clocks.
436 * core clock select apll, apll clk = 1800MHz
437 * arm clk = 1800MHz, mpclk = 450MHz, m0clk = 900MHz
438 */
439 rk_clrsetreg(&cru->cru_clksel_con[0],
Simon Glassb223c1a2017-05-31 17:57:31 -0600440 CORE_SEL_PLL_MASK | A17_DIV_MASK | MP_DIV_MASK |
441 M0_DIV_MASK,
Simon Glassdae594f2016-01-21 19:45:17 -0700442 0 << A17_DIV_SHIFT |
443 3 << MP_DIV_SHIFT |
444 1 << M0_DIV_SHIFT);
445
446 /*
447 * set up dependent divisors for L2RAM/ATCLK and PCLK clocks.
448 * l2ramclk = 900MHz, atclk = 450MHz, pclk_dbg = 450MHz
449 */
450 rk_clrsetreg(&cru->cru_clksel_con[37],
Simon Glassb223c1a2017-05-31 17:57:31 -0600451 CLK_L2RAM_DIV_MASK | ATCLK_CORE_DIV_CON_MASK |
452 PCLK_CORE_DBG_DIV_MASK,
Simon Glassdae594f2016-01-21 19:45:17 -0700453 1 << CLK_L2RAM_DIV_SHIFT |
454 3 << ATCLK_CORE_DIV_CON_SHIFT |
455 3 << PCLK_CORE_DBG_DIV_SHIFT);
456
457 /* PLL enter normal-mode */
Simon Glassb223c1a2017-05-31 17:57:31 -0600458 rk_clrsetreg(&cru->cru_mode_con, APLL_MODE_MASK,
Simon Glassdae594f2016-01-21 19:45:17 -0700459 APLL_MODE_NORMAL << APLL_MODE_SHIFT);
460}
461
Simon Glass99c15652015-08-30 16:55:31 -0600462/* Get pll rate by id */
463static uint32_t rkclk_pll_get_rate(struct rk3288_cru *cru,
464 enum rk_clk_id clk_id)
465{
466 uint32_t nr, no, nf;
467 uint32_t con;
468 int pll_id = rk_pll_id(clk_id);
469 struct rk3288_pll *pll = &cru->pll[pll_id];
470 static u8 clk_shift[CLK_COUNT] = {
Simon Glass009741f2016-01-21 19:45:01 -0700471 0xff, APLL_MODE_SHIFT, DPLL_MODE_SHIFT, CPLL_MODE_SHIFT,
472 GPLL_MODE_SHIFT, NPLL_MODE_SHIFT
Simon Glass99c15652015-08-30 16:55:31 -0600473 };
474 uint shift;
475
476 con = readl(&cru->cru_mode_con);
477 shift = clk_shift[clk_id];
Simon Glassb223c1a2017-05-31 17:57:31 -0600478 switch ((con >> shift) & CRU_MODE_MASK) {
Simon Glass009741f2016-01-21 19:45:01 -0700479 case APLL_MODE_SLOW:
Simon Glass99c15652015-08-30 16:55:31 -0600480 return OSC_HZ;
Simon Glass009741f2016-01-21 19:45:01 -0700481 case APLL_MODE_NORMAL:
Simon Glass99c15652015-08-30 16:55:31 -0600482 /* normal mode */
483 con = readl(&pll->con0);
Simon Glassb223c1a2017-05-31 17:57:31 -0600484 no = ((con & CLKOD_MASK) >> CLKOD_SHIFT) + 1;
485 nr = ((con & CLKR_MASK) >> CLKR_SHIFT) + 1;
Simon Glass99c15652015-08-30 16:55:31 -0600486 con = readl(&pll->con1);
Simon Glassb223c1a2017-05-31 17:57:31 -0600487 nf = ((con & CLKF_MASK) >> CLKF_SHIFT) + 1;
Simon Glass99c15652015-08-30 16:55:31 -0600488
489 return (24 * nf / (nr * no)) * 1000000;
Simon Glass009741f2016-01-21 19:45:01 -0700490 case APLL_MODE_DEEP:
Simon Glass99c15652015-08-30 16:55:31 -0600491 default:
492 return 32768;
493 }
494}
495
Simon Glass542635a2016-01-21 19:43:39 -0700496static ulong rockchip_mmc_get_clk(struct rk3288_cru *cru, uint gclk_rate,
Simon Glass898d6432016-01-21 19:43:38 -0700497 int periph)
Simon Glass99c15652015-08-30 16:55:31 -0600498{
499 uint src_rate;
500 uint div, mux;
501 u32 con;
502
503 switch (periph) {
Simon Glass898d6432016-01-21 19:43:38 -0700504 case HCLK_EMMC:
Xu Ziyuan45112272017-04-16 17:44:45 +0800505 case SCLK_EMMC:
Simon Glass99c15652015-08-30 16:55:31 -0600506 con = readl(&cru->cru_clksel_con[12]);
Simon Glassb223c1a2017-05-31 17:57:31 -0600507 mux = (con & EMMC_PLL_MASK) >> EMMC_PLL_SHIFT;
508 div = (con & EMMC_DIV_MASK) >> EMMC_DIV_SHIFT;
Simon Glass99c15652015-08-30 16:55:31 -0600509 break;
Simon Glass898d6432016-01-21 19:43:38 -0700510 case HCLK_SDMMC:
Xu Ziyuan45112272017-04-16 17:44:45 +0800511 case SCLK_SDMMC:
Simon Glass898d6432016-01-21 19:43:38 -0700512 con = readl(&cru->cru_clksel_con[11]);
Simon Glassb223c1a2017-05-31 17:57:31 -0600513 mux = (con & MMC0_PLL_MASK) >> MMC0_PLL_SHIFT;
514 div = (con & MMC0_DIV_MASK) >> MMC0_DIV_SHIFT;
Simon Glass99c15652015-08-30 16:55:31 -0600515 break;
Simon Glass898d6432016-01-21 19:43:38 -0700516 case HCLK_SDIO0:
Xu Ziyuan45112272017-04-16 17:44:45 +0800517 case SCLK_SDIO0:
Simon Glass99c15652015-08-30 16:55:31 -0600518 con = readl(&cru->cru_clksel_con[12]);
Simon Glassb223c1a2017-05-31 17:57:31 -0600519 mux = (con & SDIO0_PLL_MASK) >> SDIO0_PLL_SHIFT;
520 div = (con & SDIO0_DIV_MASK) >> SDIO0_DIV_SHIFT;
Simon Glass99c15652015-08-30 16:55:31 -0600521 break;
522 default:
523 return -EINVAL;
524 }
525
Simon Glass542635a2016-01-21 19:43:39 -0700526 src_rate = mux == EMMC_PLL_SELECT_24MHZ ? OSC_HZ : gclk_rate;
Simon Glass99c15652015-08-30 16:55:31 -0600527 return DIV_TO_RATE(src_rate, div);
528}
529
Simon Glass542635a2016-01-21 19:43:39 -0700530static ulong rockchip_mmc_set_clk(struct rk3288_cru *cru, uint gclk_rate,
Simon Glass898d6432016-01-21 19:43:38 -0700531 int periph, uint freq)
Simon Glass99c15652015-08-30 16:55:31 -0600532{
533 int src_clk_div;
534 int mux;
535
Simon Glass542635a2016-01-21 19:43:39 -0700536 debug("%s: gclk_rate=%u\n", __func__, gclk_rate);
537 src_clk_div = RATE_TO_DIV(gclk_rate, freq);
Simon Glass99c15652015-08-30 16:55:31 -0600538
539 if (src_clk_div > 0x3f) {
540 src_clk_div = RATE_TO_DIV(OSC_HZ, freq);
541 mux = EMMC_PLL_SELECT_24MHZ;
542 assert((int)EMMC_PLL_SELECT_24MHZ ==
543 (int)MMC0_PLL_SELECT_24MHZ);
544 } else {
545 mux = EMMC_PLL_SELECT_GENERAL;
546 assert((int)EMMC_PLL_SELECT_GENERAL ==
547 (int)MMC0_PLL_SELECT_GENERAL);
548 }
549 switch (periph) {
Simon Glass898d6432016-01-21 19:43:38 -0700550 case HCLK_EMMC:
Xu Ziyuan45112272017-04-16 17:44:45 +0800551 case SCLK_EMMC:
Simon Glass99c15652015-08-30 16:55:31 -0600552 rk_clrsetreg(&cru->cru_clksel_con[12],
Simon Glassb223c1a2017-05-31 17:57:31 -0600553 EMMC_PLL_MASK | EMMC_DIV_MASK,
Simon Glass99c15652015-08-30 16:55:31 -0600554 mux << EMMC_PLL_SHIFT |
555 (src_clk_div - 1) << EMMC_DIV_SHIFT);
556 break;
Simon Glass898d6432016-01-21 19:43:38 -0700557 case HCLK_SDMMC:
Xu Ziyuan45112272017-04-16 17:44:45 +0800558 case SCLK_SDMMC:
Simon Glass99c15652015-08-30 16:55:31 -0600559 rk_clrsetreg(&cru->cru_clksel_con[11],
Simon Glassb223c1a2017-05-31 17:57:31 -0600560 MMC0_PLL_MASK | MMC0_DIV_MASK,
Simon Glass99c15652015-08-30 16:55:31 -0600561 mux << MMC0_PLL_SHIFT |
562 (src_clk_div - 1) << MMC0_DIV_SHIFT);
563 break;
Simon Glass898d6432016-01-21 19:43:38 -0700564 case HCLK_SDIO0:
Xu Ziyuan45112272017-04-16 17:44:45 +0800565 case SCLK_SDIO0:
Simon Glass99c15652015-08-30 16:55:31 -0600566 rk_clrsetreg(&cru->cru_clksel_con[12],
Simon Glassb223c1a2017-05-31 17:57:31 -0600567 SDIO0_PLL_MASK | SDIO0_DIV_MASK,
Simon Glass99c15652015-08-30 16:55:31 -0600568 mux << SDIO0_PLL_SHIFT |
569 (src_clk_div - 1) << SDIO0_DIV_SHIFT);
570 break;
571 default:
572 return -EINVAL;
573 }
574
Simon Glass542635a2016-01-21 19:43:39 -0700575 return rockchip_mmc_get_clk(cru, gclk_rate, periph);
Simon Glass99c15652015-08-30 16:55:31 -0600576}
577
Simon Glass542635a2016-01-21 19:43:39 -0700578static ulong rockchip_spi_get_clk(struct rk3288_cru *cru, uint gclk_rate,
Simon Glass898d6432016-01-21 19:43:38 -0700579 int periph)
Simon Glass99c15652015-08-30 16:55:31 -0600580{
581 uint div, mux;
582 u32 con;
583
584 switch (periph) {
Simon Glass898d6432016-01-21 19:43:38 -0700585 case SCLK_SPI0:
Simon Glass99c15652015-08-30 16:55:31 -0600586 con = readl(&cru->cru_clksel_con[25]);
Simon Glassb223c1a2017-05-31 17:57:31 -0600587 mux = (con & SPI0_PLL_MASK) >> SPI0_PLL_SHIFT;
588 div = (con & SPI0_DIV_MASK) >> SPI0_DIV_SHIFT;
Simon Glass99c15652015-08-30 16:55:31 -0600589 break;
Simon Glass898d6432016-01-21 19:43:38 -0700590 case SCLK_SPI1:
Simon Glass99c15652015-08-30 16:55:31 -0600591 con = readl(&cru->cru_clksel_con[25]);
Simon Glassb223c1a2017-05-31 17:57:31 -0600592 mux = (con & SPI1_PLL_MASK) >> SPI1_PLL_SHIFT;
593 div = (con & SPI1_DIV_MASK) >> SPI1_DIV_SHIFT;
Simon Glass99c15652015-08-30 16:55:31 -0600594 break;
Simon Glass898d6432016-01-21 19:43:38 -0700595 case SCLK_SPI2:
Simon Glass99c15652015-08-30 16:55:31 -0600596 con = readl(&cru->cru_clksel_con[39]);
Simon Glassb223c1a2017-05-31 17:57:31 -0600597 mux = (con & SPI2_PLL_MASK) >> SPI2_PLL_SHIFT;
598 div = (con & SPI2_DIV_MASK) >> SPI2_DIV_SHIFT;
Simon Glass99c15652015-08-30 16:55:31 -0600599 break;
600 default:
601 return -EINVAL;
602 }
603 assert(mux == SPI0_PLL_SELECT_GENERAL);
604
Simon Glass542635a2016-01-21 19:43:39 -0700605 return DIV_TO_RATE(gclk_rate, div);
Simon Glass99c15652015-08-30 16:55:31 -0600606}
607
Simon Glass542635a2016-01-21 19:43:39 -0700608static ulong rockchip_spi_set_clk(struct rk3288_cru *cru, uint gclk_rate,
Simon Glass898d6432016-01-21 19:43:38 -0700609 int periph, uint freq)
Simon Glass99c15652015-08-30 16:55:31 -0600610{
611 int src_clk_div;
612
Simon Glass542635a2016-01-21 19:43:39 -0700613 debug("%s: clk_general_rate=%u\n", __func__, gclk_rate);
614 src_clk_div = RATE_TO_DIV(gclk_rate, freq);
Simon Glass99c15652015-08-30 16:55:31 -0600615 switch (periph) {
Simon Glass898d6432016-01-21 19:43:38 -0700616 case SCLK_SPI0:
Simon Glass99c15652015-08-30 16:55:31 -0600617 rk_clrsetreg(&cru->cru_clksel_con[25],
Simon Glassb223c1a2017-05-31 17:57:31 -0600618 SPI0_PLL_MASK | SPI0_DIV_MASK,
Simon Glass99c15652015-08-30 16:55:31 -0600619 SPI0_PLL_SELECT_GENERAL << SPI0_PLL_SHIFT |
620 src_clk_div << SPI0_DIV_SHIFT);
621 break;
Simon Glass898d6432016-01-21 19:43:38 -0700622 case SCLK_SPI1:
Simon Glass99c15652015-08-30 16:55:31 -0600623 rk_clrsetreg(&cru->cru_clksel_con[25],
Simon Glassb223c1a2017-05-31 17:57:31 -0600624 SPI1_PLL_MASK | SPI1_DIV_MASK,
Simon Glass99c15652015-08-30 16:55:31 -0600625 SPI1_PLL_SELECT_GENERAL << SPI1_PLL_SHIFT |
626 src_clk_div << SPI1_DIV_SHIFT);
627 break;
Simon Glass898d6432016-01-21 19:43:38 -0700628 case SCLK_SPI2:
Simon Glass99c15652015-08-30 16:55:31 -0600629 rk_clrsetreg(&cru->cru_clksel_con[39],
Simon Glassb223c1a2017-05-31 17:57:31 -0600630 SPI2_PLL_MASK | SPI2_DIV_MASK,
Simon Glass99c15652015-08-30 16:55:31 -0600631 SPI2_PLL_SELECT_GENERAL << SPI2_PLL_SHIFT |
632 src_clk_div << SPI2_DIV_SHIFT);
633 break;
634 default:
635 return -EINVAL;
636 }
637
Simon Glass542635a2016-01-21 19:43:39 -0700638 return rockchip_spi_get_clk(cru, gclk_rate, periph);
Simon Glass99c15652015-08-30 16:55:31 -0600639}
640
Stephen Warren135aa952016-06-17 09:44:00 -0600641static ulong rk3288_clk_get_rate(struct clk *clk)
Simon Glass4f436732016-01-21 19:43:40 -0700642{
Stephen Warren135aa952016-06-17 09:44:00 -0600643 struct rk3288_clk_priv *priv = dev_get_priv(clk->dev);
Simon Glass4f436732016-01-21 19:43:40 -0700644 ulong new_rate, gclk_rate;
Simon Glass4f436732016-01-21 19:43:40 -0700645
Stephen Warren135aa952016-06-17 09:44:00 -0600646 gclk_rate = rkclk_pll_get_rate(priv->cru, CLK_GENERAL);
647 switch (clk->id) {
648 case 0 ... 63:
649 new_rate = rkclk_pll_get_rate(priv->cru, clk->id);
650 break;
Simon Glass4f436732016-01-21 19:43:40 -0700651 case HCLK_EMMC:
Simon Glass342999f2016-01-21 19:43:45 -0700652 case HCLK_SDMMC:
Simon Glass4f436732016-01-21 19:43:40 -0700653 case HCLK_SDIO0:
Xu Ziyuan45112272017-04-16 17:44:45 +0800654 case SCLK_EMMC:
655 case SCLK_SDMMC:
656 case SCLK_SDIO0:
Stephen Warren135aa952016-06-17 09:44:00 -0600657 new_rate = rockchip_mmc_get_clk(priv->cru, gclk_rate, clk->id);
Simon Glass4f436732016-01-21 19:43:40 -0700658 break;
659 case SCLK_SPI0:
660 case SCLK_SPI1:
661 case SCLK_SPI2:
Stephen Warren135aa952016-06-17 09:44:00 -0600662 new_rate = rockchip_spi_get_clk(priv->cru, gclk_rate, clk->id);
Simon Glass4f436732016-01-21 19:43:40 -0700663 break;
664 case PCLK_I2C0:
665 case PCLK_I2C1:
666 case PCLK_I2C2:
667 case PCLK_I2C3:
668 case PCLK_I2C4:
669 case PCLK_I2C5:
670 return gclk_rate;
Kever Yang4f0b8ef2016-08-12 17:57:05 +0800671 case PCLK_PWM:
672 return PD_BUS_PCLK_HZ;
Simon Glass4f436732016-01-21 19:43:40 -0700673 default:
674 return -ENOENT;
675 }
676
677 return new_rate;
678}
679
Stephen Warren135aa952016-06-17 09:44:00 -0600680static ulong rk3288_clk_set_rate(struct clk *clk, ulong rate)
Simon Glass99c15652015-08-30 16:55:31 -0600681{
Stephen Warren135aa952016-06-17 09:44:00 -0600682 struct rk3288_clk_priv *priv = dev_get_priv(clk->dev);
Simon Glass830a6082016-01-21 19:45:02 -0700683 struct rk3288_cru *cru = priv->cru;
Simon Glass898d6432016-01-21 19:43:38 -0700684 ulong new_rate, gclk_rate;
Simon Glass99c15652015-08-30 16:55:31 -0600685
Stephen Warren135aa952016-06-17 09:44:00 -0600686 gclk_rate = rkclk_pll_get_rate(priv->cru, CLK_GENERAL);
687 switch (clk->id) {
Simon Glass3a8a42d2016-11-13 14:22:13 -0700688 case PLL_APLL:
689 /* We only support a fixed rate here */
690 if (rate != 1800000000)
691 return -EINVAL;
692 rk3288_clk_configure_cpu(priv->cru, priv->grf);
693 new_rate = rate;
694 break;
Stephen Warren135aa952016-06-17 09:44:00 -0600695 case CLK_DDR:
696 new_rate = rkclk_configure_ddr(priv->cru, priv->grf, rate);
697 break;
Simon Glass898d6432016-01-21 19:43:38 -0700698 case HCLK_EMMC:
699 case HCLK_SDMMC:
700 case HCLK_SDIO0:
Xu Ziyuan45112272017-04-16 17:44:45 +0800701 case SCLK_EMMC:
702 case SCLK_SDMMC:
703 case SCLK_SDIO0:
Stephen Warren135aa952016-06-17 09:44:00 -0600704 new_rate = rockchip_mmc_set_clk(cru, gclk_rate, clk->id, rate);
Simon Glass99c15652015-08-30 16:55:31 -0600705 break;
Simon Glass898d6432016-01-21 19:43:38 -0700706 case SCLK_SPI0:
707 case SCLK_SPI1:
708 case SCLK_SPI2:
Stephen Warren135aa952016-06-17 09:44:00 -0600709 new_rate = rockchip_spi_set_clk(cru, gclk_rate, clk->id, rate);
Simon Glass99c15652015-08-30 16:55:31 -0600710 break;
Simon Glass830a6082016-01-21 19:45:02 -0700711#ifndef CONFIG_SPL_BUILD
Sjoerd Simons0aefc0b2016-02-28 22:24:59 +0100712 case SCLK_MAC:
Stephen Warren135aa952016-06-17 09:44:00 -0600713 new_rate = rockchip_mac_set_clk(priv->cru, clk->id, rate);
Sjoerd Simons0aefc0b2016-02-28 22:24:59 +0100714 break;
Simon Glass830a6082016-01-21 19:45:02 -0700715 case DCLK_VOP0:
716 case DCLK_VOP1:
Stephen Warren135aa952016-06-17 09:44:00 -0600717 new_rate = rockchip_vop_set_clk(cru, priv->grf, clk->id, rate);
Simon Glass830a6082016-01-21 19:45:02 -0700718 break;
719 case SCLK_EDP_24M:
720 /* clk_edp_24M source: 24M */
721 rk_setreg(&cru->cru_clksel_con[28], 1 << 15);
722
723 /* rst edp */
724 rk_setreg(&cru->cru_clksel_con[6], 1 << 15);
725 udelay(1);
726 rk_clrreg(&cru->cru_clksel_con[6], 1 << 15);
727 new_rate = rate;
728 break;
729 case ACLK_VOP0:
730 case ACLK_VOP1: {
731 u32 div;
732
733 /* vop aclk source clk: cpll */
734 div = CPLL_HZ / rate;
735 assert((div - 1 < 64) && (div * rate == CPLL_HZ));
736
Stephen Warren135aa952016-06-17 09:44:00 -0600737 switch (clk->id) {
Simon Glass830a6082016-01-21 19:45:02 -0700738 case ACLK_VOP0:
739 rk_clrsetreg(&cru->cru_clksel_con[31],
740 3 << 6 | 0x1f << 0,
741 0 << 6 | (div - 1) << 0);
742 break;
743 case ACLK_VOP1:
744 rk_clrsetreg(&cru->cru_clksel_con[31],
745 3 << 14 | 0x1f << 8,
746 0 << 14 | (div - 1) << 8);
747 break;
748 }
749 new_rate = rate;
750 break;
751 }
752 case PCLK_HDMI_CTRL:
753 /* enable pclk hdmi ctrl */
754 rk_clrreg(&cru->cru_clkgate_con[16], 1 << 9);
755
756 /* software reset hdmi */
757 rk_setreg(&cru->cru_clkgate_con[7], 1 << 9);
758 udelay(1);
759 rk_clrreg(&cru->cru_clkgate_con[7], 1 << 9);
760 new_rate = rate;
761 break;
762#endif
Simon Glass99c15652015-08-30 16:55:31 -0600763 default:
764 return -ENOENT;
765 }
766
767 return new_rate;
768}
769
770static struct clk_ops rk3288_clk_ops = {
771 .get_rate = rk3288_clk_get_rate,
772 .set_rate = rk3288_clk_set_rate,
Simon Glass99c15652015-08-30 16:55:31 -0600773};
774
Simon Glass08fd82c2016-07-04 11:58:28 -0600775static int rk3288_clk_ofdata_to_platdata(struct udevice *dev)
Simon Glass99c15652015-08-30 16:55:31 -0600776{
Simon Glass2d143bd2016-07-04 11:58:29 -0600777#if !CONFIG_IS_ENABLED(OF_PLATDATA)
Simon Glass99c15652015-08-30 16:55:31 -0600778 struct rk3288_clk_priv *priv = dev_get_priv(dev);
779
Simon Glassa821c4a2017-05-17 17:18:05 -0600780 priv->cru = (struct rk3288_cru *)devfdt_get_addr(dev);
Simon Glass2d143bd2016-07-04 11:58:29 -0600781#endif
Simon Glass08fd82c2016-07-04 11:58:28 -0600782
783 return 0;
784}
785
786static int rk3288_clk_probe(struct udevice *dev)
787{
788 struct rk3288_clk_priv *priv = dev_get_priv(dev);
789
Simon Glass99c15652015-08-30 16:55:31 -0600790 priv->grf = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
Simon Glass08fd82c2016-07-04 11:58:28 -0600791 if (IS_ERR(priv->grf))
792 return PTR_ERR(priv->grf);
Simon Glass99c15652015-08-30 16:55:31 -0600793#ifdef CONFIG_SPL_BUILD
Simon Glass2d143bd2016-07-04 11:58:29 -0600794#if CONFIG_IS_ENABLED(OF_PLATDATA)
795 struct rk3288_clk_plat *plat = dev_get_platdata(dev);
796
797 priv->cru = map_sysmem(plat->dtd.reg[0], plat->dtd.reg[1]);
798#endif
Simon Glass99c15652015-08-30 16:55:31 -0600799 rkclk_init(priv->cru, priv->grf);
800#endif
801
802 return 0;
803}
804
Simon Glass99c15652015-08-30 16:55:31 -0600805static int rk3288_clk_bind(struct udevice *dev)
806{
Stephen Warren135aa952016-06-17 09:44:00 -0600807 int ret;
Simon Glass99c15652015-08-30 16:55:31 -0600808
809 /* The reset driver does not have a device node, so bind it here */
Stephen Warren11636252016-05-12 12:03:35 -0600810 ret = device_bind_driver(gd->dm_root, "rk3288_sysreset", "reset", &dev);
Simon Glass99c15652015-08-30 16:55:31 -0600811 if (ret)
812 debug("Warning: No RK3288 reset driver: ret=%d\n", ret);
813
814 return 0;
815}
816
817static const struct udevice_id rk3288_clk_ids[] = {
818 { .compatible = "rockchip,rk3288-cru" },
819 { }
820};
821
Simon Glass2d143bd2016-07-04 11:58:29 -0600822U_BOOT_DRIVER(rockchip_rk3288_cru) = {
823 .name = "rockchip_rk3288_cru",
Simon Glass99c15652015-08-30 16:55:31 -0600824 .id = UCLASS_CLK,
825 .of_match = rk3288_clk_ids,
826 .priv_auto_alloc_size = sizeof(struct rk3288_clk_priv),
Simon Glass2d143bd2016-07-04 11:58:29 -0600827 .platdata_auto_alloc_size = sizeof(struct rk3288_clk_plat),
Simon Glass99c15652015-08-30 16:55:31 -0600828 .ops = &rk3288_clk_ops,
829 .bind = rk3288_clk_bind,
Simon Glass08fd82c2016-07-04 11:58:28 -0600830 .ofdata_to_platdata = rk3288_clk_ofdata_to_platdata,
Simon Glass99c15652015-08-30 16:55:31 -0600831 .probe = rk3288_clk_probe,
832};