blob: 39ffed5885df78c995adcfbdf7413dd387fe417a [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Masahiro Yamada5894ca02014-10-03 19:21:06 +09002/*
3 * UniPhier SG (SoC Glue) block registers
4 *
Masahiro Yamadae27d6c72017-01-21 18:05:26 +09005 * Copyright (C) 2011-2015 Copyright (C) 2011-2015 Panasonic Corporation
6 * Copyright (C) 2016-2017 Socionext Inc.
7 * Author: Masahiro Yamada <yamada.masahiro@socionext.com>
Masahiro Yamada5894ca02014-10-03 19:21:06 +09008 */
9
Masahiro Yamadae27d6c72017-01-21 18:05:26 +090010#ifndef UNIPHIER_SG_REGS_H
11#define UNIPHIER_SG_REGS_H
Masahiro Yamada5894ca02014-10-03 19:21:06 +090012
13/* Base Address */
14#define SG_CTRL_BASE 0x5f800000
15#define SG_DBG_BASE 0x5f900000
16
17/* Revision */
18#define SG_REVISION (SG_CTRL_BASE | 0x0000)
Masahiro Yamada5894ca02014-10-03 19:21:06 +090019
20/* Memory Configuration */
21#define SG_MEMCONF (SG_CTRL_BASE | 0x0400)
22
Masahiro Yamada323d1f92015-09-22 00:27:39 +090023#define SG_MEMCONF_CH0_SZ_MASK ((0x1 << 10) | (0x03 << 0))
Masahiro Yamada367a0d52015-01-21 15:27:47 +090024#define SG_MEMCONF_CH0_SZ_64M ((0x0 << 10) | (0x01 << 0))
25#define SG_MEMCONF_CH0_SZ_128M ((0x0 << 10) | (0x02 << 0))
26#define SG_MEMCONF_CH0_SZ_256M ((0x0 << 10) | (0x03 << 0))
27#define SG_MEMCONF_CH0_SZ_512M ((0x1 << 10) | (0x00 << 0))
28#define SG_MEMCONF_CH0_SZ_1G ((0x1 << 10) | (0x01 << 0))
Masahiro Yamada323d1f92015-09-22 00:27:39 +090029#define SG_MEMCONF_CH0_NUM_MASK (0x1 << 8)
Masahiro Yamada5894ca02014-10-03 19:21:06 +090030#define SG_MEMCONF_CH0_NUM_1 (0x1 << 8)
31#define SG_MEMCONF_CH0_NUM_2 (0x0 << 8)
32
Masahiro Yamada323d1f92015-09-22 00:27:39 +090033#define SG_MEMCONF_CH1_SZ_MASK ((0x1 << 11) | (0x03 << 2))
Masahiro Yamada367a0d52015-01-21 15:27:47 +090034#define SG_MEMCONF_CH1_SZ_64M ((0x0 << 11) | (0x01 << 2))
35#define SG_MEMCONF_CH1_SZ_128M ((0x0 << 11) | (0x02 << 2))
36#define SG_MEMCONF_CH1_SZ_256M ((0x0 << 11) | (0x03 << 2))
37#define SG_MEMCONF_CH1_SZ_512M ((0x1 << 11) | (0x00 << 2))
38#define SG_MEMCONF_CH1_SZ_1G ((0x1 << 11) | (0x01 << 2))
Masahiro Yamada323d1f92015-09-22 00:27:39 +090039#define SG_MEMCONF_CH1_NUM_MASK (0x1 << 9)
Masahiro Yamada5894ca02014-10-03 19:21:06 +090040#define SG_MEMCONF_CH1_NUM_1 (0x1 << 9)
41#define SG_MEMCONF_CH1_NUM_2 (0x0 << 9)
42
Masahiro Yamada323d1f92015-09-22 00:27:39 +090043#define SG_MEMCONF_CH2_SZ_MASK ((0x1 << 26) | (0x03 << 16))
Masahiro Yamada0ba924a2015-01-21 15:27:48 +090044#define SG_MEMCONF_CH2_SZ_64M ((0x0 << 26) | (0x01 << 16))
45#define SG_MEMCONF_CH2_SZ_128M ((0x0 << 26) | (0x02 << 16))
46#define SG_MEMCONF_CH2_SZ_256M ((0x0 << 26) | (0x03 << 16))
47#define SG_MEMCONF_CH2_SZ_512M ((0x1 << 26) | (0x00 << 16))
Masahiro Yamada9d0c2ce2016-04-21 14:43:18 +090048#define SG_MEMCONF_CH2_SZ_1G ((0x1 << 26) | (0x01 << 16))
Masahiro Yamada323d1f92015-09-22 00:27:39 +090049#define SG_MEMCONF_CH2_NUM_MASK (0x1 << 24)
Masahiro Yamada0ba924a2015-01-21 15:27:48 +090050#define SG_MEMCONF_CH2_NUM_1 (0x1 << 24)
51#define SG_MEMCONF_CH2_NUM_2 (0x0 << 24)
Masahiro Yamada9d0c2ce2016-04-21 14:43:18 +090052/* PH1-LD6b, ProXstream2, PH1-LD20 only */
Masahiro Yamada019df872015-09-22 00:27:41 +090053#define SG_MEMCONF_CH2_DISABLE (0x1 << 21)
Masahiro Yamada0ba924a2015-01-21 15:27:48 +090054
Masahiro Yamada5894ca02014-10-03 19:21:06 +090055#define SG_MEMCONF_SPARSEMEM (0x1 << 4)
56
Masahiro Yamada395e2142017-04-14 11:30:05 +090057#define SG_USBPHYCTRL (SG_CTRL_BASE | 0x500)
Masahiro Yamada667dbcd2016-05-24 21:14:01 +090058#define SG_ETPHYPSHUT (SG_CTRL_BASE | 0x554)
59#define SG_ETPHYCNT (SG_CTRL_BASE | 0x550)
60
Masahiro Yamada5894ca02014-10-03 19:21:06 +090061/* Pin Control */
62#define SG_PINCTRL_BASE (SG_CTRL_BASE | 0x1000)
63
Masahiro Yamada28f40d42015-09-22 00:27:40 +090064/* PH1-Pro4, PH1-Pro5 */
Masahiro Yamada5894ca02014-10-03 19:21:06 +090065#define SG_LOADPINCTRL (SG_CTRL_BASE | 0x1700)
66
67/* Input Enable */
68#define SG_IECTRL (SG_CTRL_BASE | 0x1d00)
69
70/* Pin Monitor */
71#define SG_PINMON0 (SG_DBG_BASE | 0x0100)
Masahiro Yamada81afa9c2017-05-15 14:26:33 +090072#define SG_PINMON2 (SG_DBG_BASE | 0x0108)
Masahiro Yamada5894ca02014-10-03 19:21:06 +090073
74#define SG_PINMON0_CLK_MODE_UPLLSRC_MASK (0x3 << 19)
75#define SG_PINMON0_CLK_MODE_UPLLSRC_DEFAULT (0x0 << 19)
76#define SG_PINMON0_CLK_MODE_UPLLSRC_VPLL27A (0x2 << 19)
77#define SG_PINMON0_CLK_MODE_UPLLSRC_VPLL27B (0x3 << 19)
78
79#define SG_PINMON0_CLK_MODE_AXOSEL_MASK (0x3 << 16)
80#define SG_PINMON0_CLK_MODE_AXOSEL_24576KHZ (0x0 << 16)
81#define SG_PINMON0_CLK_MODE_AXOSEL_25000KHZ (0x1 << 16)
82#define SG_PINMON0_CLK_MODE_AXOSEL_6144KHZ (0x2 << 16)
83#define SG_PINMON0_CLK_MODE_AXOSEL_6250KHZ (0x3 << 16)
84
85#define SG_PINMON0_CLK_MODE_AXOSEL_DEFAULT (0x0 << 16)
86#define SG_PINMON0_CLK_MODE_AXOSEL_25000KHZ_U (0x1 << 16)
87#define SG_PINMON0_CLK_MODE_AXOSEL_20480KHZ (0x2 << 16)
88#define SG_PINMON0_CLK_MODE_AXOSEL_25000KHZ_A (0x3 << 16)
89
Masahiro Yamadae27d6c72017-01-21 18:05:26 +090090#endif /* UNIPHIER_SG_REGS_H */