Marek Vasut | f7b4e4c | 2021-04-25 21:10:40 +0200 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0 */ |
Marek Vasut | 58f1788 | 2018-01-08 17:09:45 +0100 | [diff] [blame] | 2 | /* |
| 3 | * R-Car Gen3 Clock Pulse Generator |
| 4 | * |
Marek Vasut | f7b4e4c | 2021-04-25 21:10:40 +0200 | [diff] [blame] | 5 | * Copyright (C) 2015-2018 Glider bvba |
| 6 | * Copyright (C) 2018 Renesas Electronics Corp. |
Marek Vasut | 58f1788 | 2018-01-08 17:09:45 +0100 | [diff] [blame] | 7 | * |
Marek Vasut | 58f1788 | 2018-01-08 17:09:45 +0100 | [diff] [blame] | 8 | */ |
| 9 | |
| 10 | #ifndef __CLK_RENESAS_RCAR_GEN3_CPG_H__ |
| 11 | #define __CLK_RENESAS_RCAR_GEN3_CPG_H__ |
| 12 | |
| 13 | enum rcar_gen3_clk_types { |
| 14 | CLK_TYPE_GEN3_MAIN = CLK_TYPE_CUSTOM, |
| 15 | CLK_TYPE_GEN3_PLL0, |
| 16 | CLK_TYPE_GEN3_PLL1, |
| 17 | CLK_TYPE_GEN3_PLL2, |
| 18 | CLK_TYPE_GEN3_PLL3, |
| 19 | CLK_TYPE_GEN3_PLL4, |
Hai Pham | c206dfd | 2023-01-26 21:01:49 +0100 | [diff] [blame] | 20 | CLK_TYPE_GEN3_SDH, |
Marek Vasut | 58f1788 | 2018-01-08 17:09:45 +0100 | [diff] [blame] | 21 | CLK_TYPE_GEN3_SD, |
Marek Vasut | 58f1788 | 2018-01-08 17:09:45 +0100 | [diff] [blame] | 22 | CLK_TYPE_GEN3_R, |
Marek Vasut | 72242e5 | 2019-03-04 21:38:10 +0100 | [diff] [blame] | 23 | CLK_TYPE_GEN3_MDSEL, /* Select parent/divider using mode pin */ |
| 24 | CLK_TYPE_GEN3_Z, |
Marek Vasut | 72242e5 | 2019-03-04 21:38:10 +0100 | [diff] [blame] | 25 | CLK_TYPE_GEN3_OSC, /* OSC EXTAL predivider and fixed divider */ |
| 26 | CLK_TYPE_GEN3_RCKSEL, /* Select parent/divider using RCKCR.CKSEL */ |
| 27 | CLK_TYPE_GEN3_RPCSRC, |
Marek Vasut | 4fc053f | 2023-01-26 21:01:55 +0100 | [diff] [blame] | 28 | CLK_TYPE_GEN3_D3_RPCSRC, |
Marek Vasut | f7b4e4c | 2021-04-25 21:10:40 +0200 | [diff] [blame] | 29 | CLK_TYPE_GEN3_E3_RPCSRC, |
Marek Vasut | 72242e5 | 2019-03-04 21:38:10 +0100 | [diff] [blame] | 30 | CLK_TYPE_GEN3_RPC, |
| 31 | CLK_TYPE_GEN3_RPCD2, |
Hai Pham | b092f96 | 2020-08-11 10:46:34 +0700 | [diff] [blame] | 32 | |
Marek Vasut | 733da62 | 2023-01-26 21:01:56 +0100 | [diff] [blame] | 33 | CLK_TYPE_GEN4_MAIN, |
| 34 | CLK_TYPE_GEN4_PLL1, |
| 35 | CLK_TYPE_GEN4_PLL2X_3X, /* PLL[23][01] */ |
| 36 | CLK_TYPE_GEN4_PLL5, |
| 37 | CLK_TYPE_GEN4_SDH, |
| 38 | CLK_TYPE_GEN4_SD, |
| 39 | CLK_TYPE_GEN4_MDSEL, /* Select parent/divider using mode pin */ |
| 40 | CLK_TYPE_GEN4_Z, |
| 41 | CLK_TYPE_GEN4_OSC, /* OSC EXTAL predivider and fixed divider */ |
| 42 | CLK_TYPE_GEN4_RPCSRC, |
| 43 | CLK_TYPE_GEN4_RPC, |
| 44 | CLK_TYPE_GEN4_RPCD2, |
Marek Vasut | 72242e5 | 2019-03-04 21:38:10 +0100 | [diff] [blame] | 45 | |
| 46 | /* SoC specific definitions start here */ |
| 47 | CLK_TYPE_GEN3_SOC_BASE, |
Marek Vasut | 58f1788 | 2018-01-08 17:09:45 +0100 | [diff] [blame] | 48 | }; |
| 49 | |
Hai Pham | c206dfd | 2023-01-26 21:01:49 +0100 | [diff] [blame] | 50 | #define DEF_GEN3_SDH(_name, _id, _parent, _offset) \ |
| 51 | DEF_BASE(_name, _id, CLK_TYPE_GEN3_SDH, _parent, .offset = _offset) |
| 52 | |
Marek Vasut | 58f1788 | 2018-01-08 17:09:45 +0100 | [diff] [blame] | 53 | #define DEF_GEN3_SD(_name, _id, _parent, _offset) \ |
| 54 | DEF_BASE(_name, _id, CLK_TYPE_GEN3_SD, _parent, .offset = _offset) |
Marek Vasut | 72242e5 | 2019-03-04 21:38:10 +0100 | [diff] [blame] | 55 | |
Marek Vasut | 72242e5 | 2019-03-04 21:38:10 +0100 | [diff] [blame] | 56 | #define DEF_GEN3_MDSEL(_name, _id, _md, _parent0, _div0, _parent1, _div1) \ |
| 57 | DEF_BASE(_name, _id, CLK_TYPE_GEN3_MDSEL, \ |
| 58 | (_parent0) << 16 | (_parent1), \ |
| 59 | .div = (_div0) << 16 | (_div1), .offset = _md) |
| 60 | |
Marek Vasut | 58f1788 | 2018-01-08 17:09:45 +0100 | [diff] [blame] | 61 | #define DEF_GEN3_PE(_name, _id, _parent_sscg, _div_sscg, _parent_clean, \ |
| 62 | _div_clean) \ |
Marek Vasut | 72242e5 | 2019-03-04 21:38:10 +0100 | [diff] [blame] | 63 | DEF_GEN3_MDSEL(_name, _id, 12, _parent_sscg, _div_sscg, \ |
| 64 | _parent_clean, _div_clean) |
| 65 | |
| 66 | #define DEF_GEN3_OSC(_name, _id, _parent, _div) \ |
| 67 | DEF_BASE(_name, _id, CLK_TYPE_GEN3_OSC, _parent, .div = _div) |
| 68 | |
| 69 | #define DEF_GEN3_RCKSEL(_name, _id, _parent0, _div0, _parent1, _div1) \ |
| 70 | DEF_BASE(_name, _id, CLK_TYPE_GEN3_RCKSEL, \ |
| 71 | (_parent0) << 16 | (_parent1), .div = (_div0) << 16 | (_div1)) |
| 72 | |
Adam Ford | e9a52c4 | 2020-06-30 09:30:08 -0500 | [diff] [blame] | 73 | #define DEF_GEN3_Z(_name, _id, _type, _parent, _div, _offset) \ |
| 74 | DEF_BASE(_name, _id, _type, _parent, .div = _div, .offset = _offset) |
Marek Vasut | 58f1788 | 2018-01-08 17:09:45 +0100 | [diff] [blame] | 75 | |
Marek Vasut | 4fc053f | 2023-01-26 21:01:55 +0100 | [diff] [blame] | 76 | #define DEF_FIXED_RPCSRC_D3(_name, _id, _parent0, _parent1) \ |
| 77 | DEF_BASE(_name, _id, CLK_TYPE_GEN3_D3_RPCSRC, \ |
| 78 | (_parent0) << 16 | (_parent1), .div = 5) |
| 79 | |
Marek Vasut | f7b4e4c | 2021-04-25 21:10:40 +0200 | [diff] [blame] | 80 | #define DEF_FIXED_RPCSRC_E3(_name, _id, _parent0, _parent1) \ |
| 81 | DEF_BASE(_name, _id, CLK_TYPE_GEN3_E3_RPCSRC, \ |
| 82 | (_parent0) << 16 | (_parent1), .div = 8) |
| 83 | |
Marek Vasut | 733da62 | 2023-01-26 21:01:56 +0100 | [diff] [blame] | 84 | #define DEF_GEN4_SDH(_name, _id, _parent, _offset) \ |
| 85 | DEF_BASE(_name, _id, CLK_TYPE_GEN4_SDH, _parent, .offset = _offset) |
| 86 | |
| 87 | #define DEF_GEN4_SD(_name, _id, _parent, _offset) \ |
| 88 | DEF_BASE(_name, _id, CLK_TYPE_GEN4_SD, _parent, .offset = _offset) |
| 89 | |
| 90 | #define DEF_GEN4_MDSEL(_name, _id, _md, _parent0, _div0, _parent1, _div1) \ |
| 91 | DEF_BASE(_name, _id, CLK_TYPE_GEN4_MDSEL, \ |
| 92 | (_parent0) << 16 | (_parent1), \ |
| 93 | .div = (_div0) << 16 | (_div1), .offset = _md) |
| 94 | |
| 95 | #define DEF_GEN4_OSC(_name, _id, _parent, _div) \ |
| 96 | DEF_BASE(_name, _id, CLK_TYPE_GEN4_OSC, _parent, .div = _div) |
| 97 | |
| 98 | #define DEF_GEN4_Z(_name, _id, _type, _parent, _div, _offset) \ |
| 99 | DEF_BASE(_name, _id, _type, _parent, .div = _div, .offset = _offset) |
| 100 | |
Marek Vasut | 58f1788 | 2018-01-08 17:09:45 +0100 | [diff] [blame] | 101 | struct rcar_gen3_cpg_pll_config { |
| 102 | u8 extal_div; |
| 103 | u8 pll1_mult; |
| 104 | u8 pll1_div; |
| 105 | u8 pll3_mult; |
| 106 | u8 pll3_div; |
Marek Vasut | 72242e5 | 2019-03-04 21:38:10 +0100 | [diff] [blame] | 107 | u8 osc_prediv; |
Marek Vasut | 44c78aa | 2021-04-27 19:52:53 +0200 | [diff] [blame] | 108 | u8 pll5_mult; |
| 109 | u8 pll5_div; |
Marek Vasut | 58f1788 | 2018-01-08 17:09:45 +0100 | [diff] [blame] | 110 | }; |
| 111 | |
Marek Vasut | e935409 | 2021-04-25 21:53:05 +0200 | [diff] [blame] | 112 | #define CPG_RST_MODEMR 0x060 |
| 113 | |
Hai Pham | 4dbbc3f | 2023-01-29 02:50:22 +0100 | [diff] [blame^] | 114 | #define CPG_SDCKCR_STPnHCK BIT(9) |
| 115 | #define CPG_SDCKCR_STPnCK BIT(8) |
| 116 | #define CPG_SDCKCR_SRCFC_MASK GENMASK(4, 2) |
| 117 | #define CPG_SDCKCR_FC_MASK GENMASK(1, 0) |
| 118 | |
Marek Vasut | 72242e5 | 2019-03-04 21:38:10 +0100 | [diff] [blame] | 119 | #define CPG_RPCCKCR 0x238 |
Hai Pham | a1ec0bb | 2023-01-26 21:06:03 +0100 | [diff] [blame] | 120 | #define CPG_RPCCKCR_DIV_POST_MASK GENMASK(4, 3) |
| 121 | #define CPG_RPCCKCR_DIV_PRE_MASK GENMASK(2, 0) |
| 122 | |
Marek Vasut | 58f1788 | 2018-01-08 17:09:45 +0100 | [diff] [blame] | 123 | #define CPG_RCKCR 0x240 |
| 124 | |
| 125 | struct gen3_clk_priv { |
| 126 | void __iomem *base; |
| 127 | struct cpg_mssr_info *info; |
| 128 | struct clk clk_extal; |
| 129 | struct clk clk_extalr; |
Marek Vasut | 716d775 | 2018-05-31 19:47:42 +0200 | [diff] [blame] | 130 | bool sscg; |
Marek Vasut | 58f1788 | 2018-01-08 17:09:45 +0100 | [diff] [blame] | 131 | const struct rcar_gen3_cpg_pll_config *cpg_pll_config; |
| 132 | }; |
| 133 | |
Marek Vasut | 326e05c | 2023-01-26 21:02:03 +0100 | [diff] [blame] | 134 | int gen3_cpg_bind(struct udevice *parent); |
Marek Vasut | 58f1788 | 2018-01-08 17:09:45 +0100 | [diff] [blame] | 135 | |
| 136 | extern const struct clk_ops gen3_clk_ops; |
| 137 | |
| 138 | #endif |