wdenk | f5c5ef4 | 2005-04-05 16:26:47 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2005 DENX Software Engineering |
| 3 | * Wolfgang Denk <wd@denx.de> |
| 4 | * Copyright 2004 Freescale Semiconductor. |
| 5 | * (C) Copyright 2002,2003 Motorola,Inc. |
| 6 | * Xianghua Xiao <X.Xiao@motorola.com> |
| 7 | * |
| 8 | * See file CREDITS for list of people who contributed to this |
| 9 | * project. |
| 10 | * |
| 11 | * This program is free software; you can redistribute it and/or |
| 12 | * modify it under the terms of the GNU General Public License as |
| 13 | * published by the Free Software Foundation; either version 2 of |
| 14 | * the License, or (at your option) any later version. |
| 15 | * |
| 16 | * This program is distributed in the hope that it will be useful, |
| 17 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 18 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 19 | * GNU General Public License for more details. |
| 20 | * |
| 21 | * You should have received a copy of the GNU General Public License |
| 22 | * along with this program; if not, write to the Free Software |
| 23 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 24 | * MA 02111-1307 USA |
| 25 | */ |
| 26 | |
| 27 | /* |
| 28 | * TQM8560 board configuration file |
| 29 | * |
| 30 | * Make sure you change the MAC address and other network params first, |
| 31 | * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file. |
| 32 | */ |
| 33 | |
| 34 | #ifndef __CONFIG_H |
| 35 | #define __CONFIG_H |
| 36 | |
| 37 | /* High Level Configuration Options */ |
| 38 | #define CONFIG_BOOKE 1 /* BOOKE */ |
| 39 | #define CONFIG_E500 1 /* BOOKE e500 family */ |
| 40 | #define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */ |
| 41 | #define CONFIG_MPC8560 1 /* MPC8560 specific */ |
| 42 | #define CONFIG_TQM8560 1 /* TQM8560 board specific */ |
| 43 | |
| 44 | #undef CONFIG_PCI |
| 45 | #define CONFIG_TSEC_ENET /* tsec ethernet support */ |
| 46 | #undef CONFIG_DDR_ECC /* only for ECC DDR module */ |
| 47 | #define CONFIG_DDR_DLL /* possible DLL fix needed */ |
| 48 | #define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */ |
| 49 | |
| 50 | /* |
| 51 | * sysclk for MPC85xx |
| 52 | * |
| 53 | * Two valid values are: |
| 54 | * 33000000 |
| 55 | * 66000000 |
| 56 | * |
| 57 | * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz |
| 58 | * is likely the desired value here, so that is now the default. |
| 59 | * The board, however, can run at 66MHz. In any event, this value |
| 60 | * must match the settings of some switches. Details can be found |
| 61 | * in the README.mpc85xxads. |
| 62 | */ |
| 63 | |
| 64 | #ifndef CONFIG_SYS_CLK_FREQ |
| 65 | #define CONFIG_SYS_CLK_FREQ 33000000 |
| 66 | #endif |
| 67 | |
| 68 | /* |
| 69 | * These can be toggled for performance analysis, otherwise use default. |
| 70 | */ |
| 71 | #define CONFIG_L2_CACHE /* toggle L2 cache */ |
| 72 | #define CONFIG_BTB /* toggle branch predition */ |
| 73 | #define CONFIG_ADDR_STREAMING /* toggle addr streaming */ |
| 74 | |
| 75 | #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ |
| 76 | |
| 77 | #undef CFG_DRAM_TEST /* memory test, takes time */ |
| 78 | #define CFG_MEMTEST_START 0x00000000 /* memtest region */ |
| 79 | #define CFG_MEMTEST_END 0x10000000 |
| 80 | |
| 81 | /* |
| 82 | * Base addresses -- Note these are effective addresses where the |
| 83 | * actual resources get mapped (not physical addresses) |
| 84 | */ |
| 85 | #define CFG_CCSRBAR_DEFAULT 0xFF700000 /* CCSRBAR Default */ |
| 86 | #define CFG_CCSRBAR 0xE0000000 /* relocated CCSRBAR */ |
| 87 | #define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */ |
| 88 | |
| 89 | /* |
| 90 | * DDR Setup |
| 91 | */ |
| 92 | #define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/ |
| 93 | #define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE |
| 94 | |
| 95 | #if defined(CONFIG_SPD_EEPROM) |
| 96 | /* |
| 97 | * Determine DDR configuration from I2C interface. |
| 98 | */ |
| 99 | #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */ |
| 100 | |
| 101 | #else |
| 102 | /* |
| 103 | * Manually set up DDR parameters |
| 104 | */ |
| 105 | #define CFG_SDRAM_SIZE 512 /* DDR is 256MB */ |
| 106 | #define CFG_DDR_CS0_BNDS 0x0000001f /* 0-256MB */ |
| 107 | #define CFG_DDR_CS0_CONFIG 0x80000102 |
| 108 | #define CFG_DDR_TIMING_1 0x47445331 |
| 109 | #define CFG_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */ |
| 110 | #define CFG_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */ |
| 111 | #define CFG_DDR_MODE 0x40020062 /* DLL,normal,seq,4/2.5 */ |
| 112 | #define CFG_DDR_INTERVAL 0x05160100 /* autocharge,no open page */ |
| 113 | #endif |
| 114 | |
| 115 | /* |
| 116 | * Flash on the Local Bus |
| 117 | */ |
| 118 | #define CFG_LBC_FLASH_BASE 0xfe000000 /* Localbus SDRAM */ |
| 119 | #define CFG_LBC_FLASH_SIZE 32 /* LBC SDRAM is 32MB */ |
| 120 | |
| 121 | #define CFG_FLASH_BASE CFG_LBC_FLASH_BASE /* start of FLASH 32M */ |
| 122 | #define CFG_BR0_PRELIM 0xfe001801 /* port size 32bit */ |
| 123 | |
| 124 | #define CFG_OR0_PRELIM 0xfe000040 /* 32MB Flash */ |
| 125 | #define CFG_MAX_FLASH_BANKS 1 /* number of banks */ |
| 126 | #define CFG_MAX_FLASH_SECT 256 /* sectors per device */ |
| 127 | #undef CFG_FLASH_CHECKSUM |
| 128 | #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ |
| 129 | #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ |
| 130 | |
| 131 | #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */ |
| 132 | |
| 133 | #if (CFG_MONITOR_BASE < CFG_FLASH_BASE) |
| 134 | #define CFG_RAMBOOT |
| 135 | #else |
| 136 | #undef CFG_RAMBOOT |
| 137 | #endif |
| 138 | |
| 139 | #define CFG_FLASH_CFI_DRIVER |
| 140 | #define CFG_FLASH_CFI |
| 141 | #define CFG_FLASH_EMPTY_INFO |
| 142 | |
| 143 | #define CFG_LBC_LCRR 0x00030008 /* LB clock ratio reg */ |
| 144 | #define CFG_LBC_LBCR 0x00000000 /* LB config reg */ |
| 145 | #define CFG_LBC_LSRT 0x20000000 /* LB sdram refresh timer */ |
| 146 | #define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/ |
| 147 | |
| 148 | /* |
| 149 | * LSDMR masks |
| 150 | */ |
| 151 | #define CFG_LBC_LSDMR_RFEN (1 << (31 - 1)) |
| 152 | #define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10)) |
| 153 | #define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10)) |
| 154 | #define CFG_LBC_LSDMR_RFCR5 (3 << (31 - 16)) |
| 155 | #define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16)) |
| 156 | #define CFG_LBC_LSDMR_PRETOACT3 (3 << (31 - 19)) |
| 157 | #define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19)) |
| 158 | #define CFG_LBC_LSDMR_ACTTORW3 (3 << (31 - 22)) |
| 159 | #define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22)) |
| 160 | #define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22)) |
| 161 | #define CFG_LBC_LSDMR_BL8 (1 << (31 - 23)) |
| 162 | #define CFG_LBC_LSDMR_WRC2 (2 << (31 - 27)) |
| 163 | #define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27)) |
| 164 | #define CFG_LBC_LSDMR_BUFCMD (1 << (31 - 29)) |
| 165 | #define CFG_LBC_LSDMR_CL3 (3 << (31 - 31)) |
| 166 | |
| 167 | #define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4)) |
| 168 | #define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4)) |
| 169 | #define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4)) |
| 170 | #define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4)) |
| 171 | #define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4)) |
| 172 | #define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4)) |
| 173 | #define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4)) |
| 174 | #define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4)) |
| 175 | |
| 176 | #define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_BSMA1516 \ |
| 177 | | CFG_LBC_LSDMR_RFCR5 \ |
| 178 | | CFG_LBC_LSDMR_PRETOACT3 \ |
| 179 | | CFG_LBC_LSDMR_ACTTORW3 \ |
| 180 | | CFG_LBC_LSDMR_BL8 \ |
| 181 | | CFG_LBC_LSDMR_WRC2 \ |
| 182 | | CFG_LBC_LSDMR_CL3 \ |
| 183 | | CFG_LBC_LSDMR_RFEN \ |
| 184 | ) |
| 185 | |
| 186 | /* |
| 187 | * SDRAM Controller configuration sequence. |
| 188 | */ |
| 189 | #define CFG_LBC_LSDMR_1 ( CFG_LBC_LSDMR_COMMON \ |
| 190 | | CFG_LBC_LSDMR_OP_PCHALL) |
| 191 | #define CFG_LBC_LSDMR_2 ( CFG_LBC_LSDMR_COMMON \ |
| 192 | | CFG_LBC_LSDMR_OP_ARFRSH) |
| 193 | #define CFG_LBC_LSDMR_3 ( CFG_LBC_LSDMR_COMMON \ |
| 194 | | CFG_LBC_LSDMR_OP_ARFRSH) |
| 195 | #define CFG_LBC_LSDMR_4 ( CFG_LBC_LSDMR_COMMON \ |
| 196 | | CFG_LBC_LSDMR_OP_MRW) |
| 197 | #define CFG_LBC_LSDMR_5 ( CFG_LBC_LSDMR_COMMON \ |
| 198 | | CFG_LBC_LSDMR_OP_NORMAL) |
| 199 | |
| 200 | #define CONFIG_L1_INIT_RAM |
| 201 | #define CFG_INIT_RAM_LOCK 1 |
| 202 | #define CFG_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */ |
| 203 | #define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */ |
| 204 | |
| 205 | #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */ |
| 206 | #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) |
| 207 | #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET |
| 208 | |
| 209 | #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */ |
| 210 | #define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */ |
| 211 | |
| 212 | /* Serial Port */ |
| 213 | #define CONFIG_CONS_ON_SCC /* define if console on SCC */ |
| 214 | #undef CONFIG_CONS_NONE /* define if console on something else */ |
| 215 | #define CONFIG_CONS_INDEX 1 /* which serial channel for console */ |
| 216 | |
| 217 | #define CONFIG_BAUDRATE 115200 |
| 218 | |
| 219 | #define CFG_BAUDRATE_TABLE \ |
| 220 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} |
| 221 | |
| 222 | /* Use the HUSH parser */ |
| 223 | #define CFG_HUSH_PARSER |
| 224 | #ifdef CFG_HUSH_PARSER |
| 225 | #define CFG_PROMPT_HUSH_PS2 "> " |
| 226 | #endif |
| 227 | |
| 228 | /* I2C */ |
| 229 | #define CONFIG_HARD_I2C /* I2C with hardware support*/ |
| 230 | #undef CONFIG_SOFT_I2C /* I2C bit-banged */ |
| 231 | #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */ |
| 232 | #define CFG_I2C_SLAVE 0x7F |
| 233 | #define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */ |
| 234 | |
| 235 | /* RapidIO MMU */ |
| 236 | #define CFG_RIO_MEM_BASE 0xc0000000 /* base address */ |
| 237 | #define CFG_RIO_MEM_PHYS CFG_RIO_MEM_BASE |
| 238 | #define CFG_RIO_MEM_SIZE 0x20000000 /* 128M */ |
| 239 | |
| 240 | /* |
| 241 | * General PCI |
| 242 | * Addresses are mapped 1-1. |
| 243 | */ |
| 244 | #define CFG_PCI1_MEM_BASE 0x80000000 |
| 245 | #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE |
| 246 | #define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */ |
| 247 | #define CFG_PCI1_IO_BASE 0xe2000000 |
| 248 | #define CFG_PCI1_IO_PHYS CFG_PCI1_IO_BASE |
| 249 | #define CFG_PCI1_IO_SIZE 0x1000000 /* 16M */ |
| 250 | |
| 251 | #if defined(CONFIG_PCI) |
| 252 | |
| 253 | #define CONFIG_NET_MULTI |
| 254 | #define CONFIG_PCI_PNP /* do pci plug-and-play */ |
| 255 | |
| 256 | #undef CONFIG_EEPRO100 |
| 257 | #undef CONFIG_TULIP |
| 258 | |
| 259 | #if !defined(CONFIG_PCI_PNP) |
| 260 | #define PCI_ENET0_IOADDR 0xe0000000 |
| 261 | #define PCI_ENET0_MEMADDR 0xe0000000 |
| 262 | #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ |
| 263 | #endif |
| 264 | |
| 265 | #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
| 266 | #define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */ |
| 267 | |
| 268 | #endif /* CONFIG_PCI */ |
| 269 | |
| 270 | |
| 271 | #if defined(CONFIG_TSEC_ENET) |
| 272 | |
| 273 | #ifndef CONFIG_NET_MULTI |
| 274 | #define CONFIG_NET_MULTI 1 |
| 275 | #endif |
| 276 | |
| 277 | #define CONFIG_MII 1 /* MII PHY management */ |
| 278 | #define CONFIG_MPC85XX_TSEC2 1 |
| 279 | #define TSEC2_PHY_ADDR 1 |
| 280 | #define TSEC2_PHYIDX 0 |
| 281 | |
wdenk | a631092 | 2005-04-21 21:10:22 +0000 | [diff] [blame] | 282 | #endif /* CONFIG_TSEC_ENET */ |
| 283 | |
wdenk | f5c5ef4 | 2005-04-05 16:26:47 +0000 | [diff] [blame] | 284 | #define CONFIG_ETHER_ON_FCC |
| 285 | #define CONFIG_ETHER_ON_FCC3 |
| 286 | #define CFG_CMXFCR_MASK3 (CMXFCR_FC3 | CMXFCR_RF3CS_MSK | CMXFCR_TF3CS_MSK) |
wdenk | a631092 | 2005-04-21 21:10:22 +0000 | [diff] [blame] | 287 | #define CFG_CMXFCR_VALUE3 (CMXFCR_RF3CS_CLK15 | CMXFCR_TF3CS_CLK14) |
wdenk | f5c5ef4 | 2005-04-05 16:26:47 +0000 | [diff] [blame] | 288 | #define CFG_CPMFCR_RAMTYPE 0 |
wdenk | a631092 | 2005-04-21 21:10:22 +0000 | [diff] [blame] | 289 | #define CFG_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB) |
wdenk | f5c5ef4 | 2005-04-05 16:26:47 +0000 | [diff] [blame] | 290 | |
| 291 | #define CONFIG_ETHPRIME "ENET1" |
| 292 | |
wdenk | f5c5ef4 | 2005-04-05 16:26:47 +0000 | [diff] [blame] | 293 | /* |
| 294 | * Environment |
| 295 | */ |
| 296 | #ifndef CFG_RAMBOOT |
| 297 | #define CFG_ENV_IS_IN_FLASH 1 |
| 298 | #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x20000) |
| 299 | #define CFG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ |
| 300 | #define CFG_ENV_SIZE 0x2000 |
| 301 | #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET-CFG_ENV_SECT_SIZE) |
| 302 | #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE) |
| 303 | #else |
| 304 | #define CFG_NO_FLASH 1 /* Flash is not usable now */ |
| 305 | #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */ |
| 306 | #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000) |
| 307 | #define CFG_ENV_SIZE 0x2000 |
| 308 | #endif |
| 309 | |
| 310 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
| 311 | #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
| 312 | |
| 313 | #define CONFIG_TIMESTAMP /* Print image info with timestamp */ |
| 314 | |
| 315 | #if defined(CFG_RAMBOOT) |
| 316 | # define CONFIG_CMD_PRIV (CONFIG_CMD_DFL & ~(CFG_CMD_ENV | CFG_CMD_LOADS)) |
| 317 | #else |
| 318 | # define CONFIG_CMD_PRIV (CONFIG_CMD_DFL | \ |
| 319 | CFG_CMD_DHCP | \ |
| 320 | CFG_CMD_NFS | \ |
| 321 | CFG_CMD_SNTP ) |
| 322 | #endif |
| 323 | |
| 324 | #if defined(CONFIG_PCI) |
| 325 | # define ADD_PCI_CMD (CFG_CMD_PCI) |
| 326 | #else |
| 327 | # define ADD_PCI_CMD 0 |
| 328 | #endif |
| 329 | |
| 330 | #define CONFIG_COMMANDS (CONFIG_CMD_PRIV | \ |
| 331 | ADD_PCI_CMD | \ |
| 332 | CFG_CMD_I2C | \ |
| 333 | CFG_CMD_PING ) |
| 334 | #include <cmd_confdefs.h> |
| 335 | |
| 336 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 337 | |
| 338 | /* |
| 339 | * Miscellaneous configurable options |
| 340 | */ |
| 341 | #define CFG_LONGHELP /* undef to save memory */ |
| 342 | #define CFG_LOAD_ADDR 0x2000000 /* default load address */ |
| 343 | #define CFG_PROMPT "=> " /* Monitor Command Prompt */ |
| 344 | |
| 345 | #if (CONFIG_COMMANDS & CFG_CMD_KGDB) |
| 346 | #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ |
| 347 | #else |
| 348 | #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ |
| 349 | #endif |
| 350 | |
| 351 | #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ |
| 352 | #define CFG_MAXARGS 16 /* max number of command args */ |
| 353 | #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ |
| 354 | #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */ |
| 355 | |
| 356 | /* |
| 357 | * For booting Linux, the board info and command line data |
| 358 | * have to be in the first 8 MB of memory, since this is |
| 359 | * the maximum mapped by the Linux kernel during initialization. |
| 360 | */ |
| 361 | #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ |
| 362 | |
| 363 | /* Cache Configuration */ |
| 364 | #define CFG_DCACHE_SIZE 32768 |
| 365 | #define CFG_CACHELINE_SIZE 32 |
| 366 | #if (CONFIG_COMMANDS & CFG_CMD_KGDB) |
| 367 | #define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value*/ |
| 368 | #endif |
| 369 | |
| 370 | /* |
| 371 | * Internal Definitions |
| 372 | * |
| 373 | * Boot Flags |
| 374 | */ |
| 375 | #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ |
| 376 | #define BOOTFLAG_WARM 0x02 /* Software reboot */ |
| 377 | |
| 378 | #if (CONFIG_COMMANDS & CFG_CMD_KGDB) |
| 379 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ |
| 380 | #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */ |
| 381 | #endif |
| 382 | |
| 383 | |
| 384 | #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */ |
| 385 | |
| 386 | #define CONFIG_BOOTDELAY 5 /* -1 disables auto-boot */ |
| 387 | |
| 388 | #define CONFIG_BAUDRATE 115200 |
| 389 | |
| 390 | #define CONFIG_PREBOOT "echo;" \ |
| 391 | "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \ |
| 392 | "echo" |
| 393 | |
| 394 | #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ |
| 395 | |
| 396 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 397 | "netdev=eth0\0" \ |
| 398 | "consdev=ttyS0\0" \ |
| 399 | "nfsargs=setenv bootargs root=/dev/nfs rw " \ |
| 400 | "nfsroot=$serverip:$rootpath\0" \ |
| 401 | "ramargs=setenv bootargs root=/dev/ram rw\0" \ |
| 402 | "addip=setenv bootargs $bootargs " \ |
| 403 | "ip=$ipaddr:$serverip:$gatewayip:$netmask" \ |
| 404 | ":$hostname:$netdev:off panic=1\0" \ |
| 405 | "addcons=setenv bootargs $bootargs " \ |
| 406 | "console=$consdev,$baudrate\0" \ |
| 407 | "flash_nfs=run nfsargs addip addcons;" \ |
| 408 | "bootm $kernel_addr\0" \ |
| 409 | "flash_self=run ramargs addip addcons;" \ |
| 410 | "bootm $kernel_addr $ramdisk_addr\0" \ |
| 411 | "net_nfs=tftp $loadaddr $bootfile;" \ |
| 412 | "run nfsargs addip addcons;bootm\0" \ |
| 413 | "rootpath=/opt/eldk/ppc_85xx\0" \ |
| 414 | "bootfile=/tftpboot/tqm8560/uImage\0" \ |
| 415 | "kernel_addr=FE000000\0" \ |
| 416 | "ramdisk_addr=FE100000\0" \ |
| 417 | "" |
| 418 | #define CONFIG_BOOTCOMMAND "run flash_self" |
| 419 | |
| 420 | #endif /* __CONFIG_H */ |