blob: da98c1c739a7d0641376745f3b367d6b41b5693b [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Vitaly Andrianovef509b92014-04-04 13:16:53 -04002/*
Hao Zhange5951072014-07-09 23:44:46 +03003 * Keystone : Board initialization
Vitaly Andrianovef509b92014-04-04 13:16:53 -04004 *
Hao Zhange5951072014-07-09 23:44:46 +03005 * (C) Copyright 2014
Vitaly Andrianovef509b92014-04-04 13:16:53 -04006 * Texas Instruments Incorporated, <www.ti.com>
Vitaly Andrianovef509b92014-04-04 13:16:53 -04007 */
8
9#include <common.h>
Vitaly Andrianovb8dafa22016-03-11 08:23:04 -050010#include "board.h"
Simon Glass7b51b572019-08-01 09:46:52 -060011#include <env.h>
Simon Glass9b4a2052019-12-28 10:45:05 -070012#include <init.h>
Hao Zhang5ec66b12014-10-22 16:32:31 +030013#include <spl.h>
Vitaly Andrianovef509b92014-04-04 13:16:53 -040014#include <exports.h>
15#include <fdt_support.h>
Khoronzhuk, Ivan0b868582014-07-09 19:48:40 +030016#include <asm/arch/ddr3.h>
Khoronzhuk, Ivan497e9e02014-09-29 22:17:24 +030017#include <asm/arch/psc_defs.h>
Lokesh Vutla8626cb82015-10-08 11:31:47 +053018#include <asm/arch/clock.h>
Khoronzhuk, Ivan909ea9a2014-06-07 05:10:49 +030019#include <asm/ti-common/ti-aemif.h>
Khoronzhuk, Ivan0935cac2014-09-29 22:17:22 +030020#include <asm/ti-common/keystone_net.h>
Vitaly Andrianovef509b92014-04-04 13:16:53 -040021
22DECLARE_GLOBAL_DATA_PTR;
23
Lokesh Vutla8f695232016-04-13 09:50:59 +053024#if defined(CONFIG_TI_AEMIF)
Khoronzhuk, Ivan909ea9a2014-06-07 05:10:49 +030025static struct aemif_config aemif_configs[] = {
Vitaly Andrianovef509b92014-04-04 13:16:53 -040026 { /* CS0 */
Khoronzhuk, Ivan909ea9a2014-06-07 05:10:49 +030027 .mode = AEMIF_MODE_NAND,
Vitaly Andrianovef509b92014-04-04 13:16:53 -040028 .wr_setup = 0xf,
29 .wr_strobe = 0x3f,
30 .wr_hold = 7,
31 .rd_setup = 0xf,
32 .rd_strobe = 0x3f,
33 .rd_hold = 7,
34 .turn_around = 3,
Khoronzhuk, Ivan909ea9a2014-06-07 05:10:49 +030035 .width = AEMIF_WIDTH_8,
Vitaly Andrianovef509b92014-04-04 13:16:53 -040036 },
Vitaly Andrianovef509b92014-04-04 13:16:53 -040037};
Lokesh Vutla8f695232016-04-13 09:50:59 +053038#endif
Vitaly Andrianovef509b92014-04-04 13:16:53 -040039
40int dram_init(void)
41{
Vitaly Andrianov66c98a02015-02-11 14:07:58 -050042 u32 ddr3_size;
43
44 ddr3_size = ddr3_init();
Vitaly Andrianovef509b92014-04-04 13:16:53 -040045
46 gd->ram_size = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE,
47 CONFIG_MAX_RAM_BANK_SIZE);
Lokesh Vutla8f695232016-04-13 09:50:59 +053048#if defined(CONFIG_TI_AEMIF)
Cooper Jr., Frankline66a5da2017-06-16 17:25:25 -050049 if (!board_is_k2g_ice())
50 aemif_init(ARRAY_SIZE(aemif_configs), aemif_configs);
Lokesh Vutla8f695232016-04-13 09:50:59 +053051#endif
52
Cooper Jr., Frankline66a5da2017-06-16 17:25:25 -050053 if (!board_is_k2g_ice()) {
54 if (ddr3_size)
55 ddr3_init_ecc(KS2_DDR3A_EMIF_CTRL_BASE, ddr3_size);
56 else
57 ddr3_init_ecc(KS2_DDR3A_EMIF_CTRL_BASE,
58 gd->ram_size >> 30);
59 }
Lokesh Vutlae92a6b22016-08-27 17:19:15 +053060
Vitaly Andrianovef509b92014-04-04 13:16:53 -040061 return 0;
62}
63
Keerthy3b074fb2018-11-27 17:52:41 +053064struct image_header *spl_get_load_buffer(ssize_t offset, size_t size)
65{
66 return (struct image_header *)(CONFIG_SYS_TEXT_BASE);
67}
68
Hao Zhange5951072014-07-09 23:44:46 +030069int board_init(void)
70{
Nishanth Menon59d4cd22015-07-22 18:05:43 -050071 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
Hao Zhange5951072014-07-09 23:44:46 +030072 return 0;
73}
74
Hao Zhang5ec66b12014-10-22 16:32:31 +030075#ifdef CONFIG_SPL_BUILD
76void spl_board_init(void)
77{
78 spl_init_keystone_plls();
79 preloader_console_init();
80}
81
82u32 spl_boot_device(void)
83{
84#if defined(CONFIG_SPL_SPI_LOAD)
85 return BOOT_DEVICE_SPI;
86#else
87 puts("Unknown boot device\n");
88 hang();
89#endif
90}
91#endif
92
Robert P. J. Day7ffe3cd2016-05-19 15:23:12 -040093#ifdef CONFIG_OF_BOARD_SETUP
Simon Glasse895a4b2014-10-23 18:58:47 -060094int ft_board_setup(void *blob, bd_t *bd)
Vitaly Andrianovef509b92014-04-04 13:16:53 -040095{
Hao Zhange5951072014-07-09 23:44:46 +030096 int lpae;
97 char *env;
98 char *endp;
Vitaly Andrianovef509b92014-04-04 13:16:53 -040099 int nbanks;
Hao Zhange5951072014-07-09 23:44:46 +0300100 u64 size[2];
101 u64 start[2];
Hao Zhange5951072014-07-09 23:44:46 +0300102 u32 ddr3a_size;
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400103
Simon Glass00caae62017-08-03 12:22:12 -0600104 env = env_get("mem_lpae");
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400105 lpae = env && simple_strtol(env, NULL, 0);
106
107 ddr3a_size = 0;
108 if (lpae) {
Vitaly Andrianov8efc2432016-03-04 10:36:43 -0600109 ddr3a_size = ddr3_get_size();
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400110 if ((ddr3a_size != 8) && (ddr3a_size != 4))
111 ddr3a_size = 0;
112 }
113
114 nbanks = 1;
115 start[0] = bd->bi_dram[0].start;
116 size[0] = bd->bi_dram[0].size;
117
118 /* adjust memory start address for LPAE */
119 if (lpae) {
Hao Zhange5951072014-07-09 23:44:46 +0300120 start[0] -= CONFIG_SYS_SDRAM_BASE;
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400121 start[0] += CONFIG_SYS_LPAE_SDRAM_BASE;
122 }
123
124 if ((size[0] == 0x80000000) && (ddr3a_size != 0)) {
125 size[1] = ((u64)ddr3a_size - 2) << 30;
126 start[1] = 0x880000000;
127 nbanks++;
128 }
129
130 /* reserve memory at start of bank */
Simon Glass00caae62017-08-03 12:22:12 -0600131 env = env_get("mem_reserve_head");
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400132 if (env) {
133 start[0] += ustrtoul(env, &endp, 0);
134 size[0] -= ustrtoul(env, &endp, 0);
135 }
136
Simon Glass00caae62017-08-03 12:22:12 -0600137 env = env_get("mem_reserve");
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400138 if (env)
139 size[0] -= ustrtoul(env, &endp, 0);
140
141 fdt_fixup_memory_banks(blob, start, size, nbanks);
142
Nicholas Faustini442faf62018-10-03 12:58:49 +0200143 return 0;
144}
145
146void ft_board_setup_ex(void *blob, bd_t *bd)
147{
148 int lpae;
149 u64 size;
150 char *env;
151 u64 *reserve_start;
152 int unitrd_fixup = 0;
153
154 env = env_get("mem_lpae");
155 lpae = env && simple_strtol(env, NULL, 0);
156 env = env_get("uinitrd_fixup");
157 unitrd_fixup = env && simple_strtol(env, NULL, 0);
158
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400159 /* Fix up the initrd */
Murali Karicheri0bedbb82014-07-09 23:44:45 +0300160 if (lpae && unitrd_fixup) {
Nicholas Faustini442faf62018-10-03 12:58:49 +0200161 int nodeoffset;
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400162 int err;
Nicholas Faustini442faf62018-10-03 12:58:49 +0200163 u64 *prop1, *prop2;
Hao Zhange5951072014-07-09 23:44:46 +0300164 u64 initrd_start, initrd_end;
Murali Karicheri0bedbb82014-07-09 23:44:45 +0300165
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400166 nodeoffset = fdt_path_offset(blob, "/chosen");
167 if (nodeoffset >= 0) {
Nicholas Faustini442faf62018-10-03 12:58:49 +0200168 prop1 = (u64 *)fdt_getprop(blob, nodeoffset,
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400169 "linux,initrd-start", NULL);
Nicholas Faustini442faf62018-10-03 12:58:49 +0200170 prop2 = (u64 *)fdt_getprop(blob, nodeoffset,
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400171 "linux,initrd-end", NULL);
172 if (prop1 && prop2) {
Nicholas Faustini442faf62018-10-03 12:58:49 +0200173 initrd_start = __be64_to_cpu(*prop1);
Hao Zhange5951072014-07-09 23:44:46 +0300174 initrd_start -= CONFIG_SYS_SDRAM_BASE;
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400175 initrd_start += CONFIG_SYS_LPAE_SDRAM_BASE;
176 initrd_start = __cpu_to_be64(initrd_start);
Nicholas Faustini442faf62018-10-03 12:58:49 +0200177 initrd_end = __be64_to_cpu(*prop2);
Hao Zhange5951072014-07-09 23:44:46 +0300178 initrd_end -= CONFIG_SYS_SDRAM_BASE;
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400179 initrd_end += CONFIG_SYS_LPAE_SDRAM_BASE;
180 initrd_end = __cpu_to_be64(initrd_end);
181
182 err = fdt_delprop(blob, nodeoffset,
183 "linux,initrd-start");
184 if (err < 0)
185 puts("error deleting initrd-start\n");
186
187 err = fdt_delprop(blob, nodeoffset,
188 "linux,initrd-end");
189 if (err < 0)
190 puts("error deleting initrd-end\n");
191
192 err = fdt_setprop(blob, nodeoffset,
193 "linux,initrd-start",
194 &initrd_start,
195 sizeof(initrd_start));
196 if (err < 0)
197 puts("error adding initrd-start\n");
198
199 err = fdt_setprop(blob, nodeoffset,
200 "linux,initrd-end",
201 &initrd_end,
202 sizeof(initrd_end));
203 if (err < 0)
204 puts("error adding linux,initrd-end\n");
205 }
206 }
207 }
Simon Glasse895a4b2014-10-23 18:58:47 -0600208
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400209 if (lpae) {
210 /*
211 * the initrd and other reserved memory areas are
212 * embedded in in the DTB itslef. fix up these addresses
213 * to 36 bit format
214 */
215 reserve_start = (u64 *)((char *)blob +
216 fdt_off_mem_rsvmap(blob));
217 while (1) {
218 *reserve_start = __cpu_to_be64(*reserve_start);
219 size = __cpu_to_be64(*(reserve_start + 1));
220 if (size) {
Hao Zhange5951072014-07-09 23:44:46 +0300221 *reserve_start -= CONFIG_SYS_SDRAM_BASE;
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400222 *reserve_start +=
223 CONFIG_SYS_LPAE_SDRAM_BASE;
224 *reserve_start =
225 __cpu_to_be64(*reserve_start);
226 } else {
227 break;
228 }
229 reserve_start += 2;
230 }
231 }
Vitaly Andrianov89f44bb2014-10-22 17:47:58 +0300232
233 ddr3_check_ecc_int(KS2_DDR3A_EMIF_CTRL_BASE);
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400234}
Robert P. J. Day7ffe3cd2016-05-19 15:23:12 -0400235#endif /* CONFIG_OF_BOARD_SETUP */
Cooper Jr., Franklin5f48da92017-06-16 17:25:15 -0500236
237#if defined(CONFIG_DTB_RESELECT)
238int __weak embedded_dtb_select(void)
239{
240 return 0;
241}
242#endif