blob: cb2a5ab7eaa01fcb26bf89ca019e9ec1f0dcb059 [file] [log] [blame]
Sricharan508a58f2011-11-15 09:49:55 -05001/*
2 *
3 * Functions for omap5 based boards.
4 *
5 * (C) Copyright 2011
6 * Texas Instruments, <www.ti.com>
7 *
8 * Author :
9 * Aneesh V <aneesh@ti.com>
10 * Steve Sakoman <steve@sakoman.com>
11 * Sricharan <r.sricharan@ti.com>
12 *
Wolfgang Denk1a459662013-07-08 09:37:19 +020013 * SPDX-License-Identifier: GPL-2.0+
Sricharan508a58f2011-11-15 09:49:55 -050014 */
15#include <common.h>
Lokesh Vutlab4b06002016-11-23 13:25:28 +053016#include <palmas.h>
Sricharan508a58f2011-11-15 09:49:55 -050017#include <asm/armv7.h>
18#include <asm/arch/cpu.h>
19#include <asm/arch/sys_proto.h>
Lokesh Vutlaaf1d0022013-05-30 02:54:32 +000020#include <asm/arch/clock.h>
Alexey Brodkin1ace4022014-02-26 17:47:58 +040021#include <linux/sizes.h>
Sricharan508a58f2011-11-15 09:49:55 -050022#include <asm/utils.h>
23#include <asm/arch/gpio.h>
Lokesh Vutla784ab7c2012-05-22 00:03:25 +000024#include <asm/emif.h>
SRICHARAN Rf92f2272013-04-24 00:41:22 +000025#include <asm/omap_common.h>
Sricharan508a58f2011-11-15 09:49:55 -050026
27DECLARE_GLOBAL_DATA_PTR;
28
SRICHARAN Rf92f2272013-04-24 00:41:22 +000029u32 *const omap_si_rev = (u32 *)OMAP_SRAM_SCRATCH_OMAP_REV;
Sricharan508a58f2011-11-15 09:49:55 -050030
Tom Rini0a9e3402015-07-31 19:55:09 -040031#ifndef CONFIG_DM_GPIO
Axel Lin87bd05d2013-06-21 18:54:25 +080032static struct gpio_bank gpio_bank_54xx[8] = {
Tom Rini0a9e3402015-07-31 19:55:09 -040033 { (void *)OMAP54XX_GPIO1_BASE },
34 { (void *)OMAP54XX_GPIO2_BASE },
35 { (void *)OMAP54XX_GPIO3_BASE },
36 { (void *)OMAP54XX_GPIO4_BASE },
37 { (void *)OMAP54XX_GPIO5_BASE },
38 { (void *)OMAP54XX_GPIO6_BASE },
39 { (void *)OMAP54XX_GPIO7_BASE },
40 { (void *)OMAP54XX_GPIO8_BASE },
Sricharan508a58f2011-11-15 09:49:55 -050041};
42
43const struct gpio_bank *const omap_gpio_bank = gpio_bank_54xx;
Tom Rini0a9e3402015-07-31 19:55:09 -040044#endif
Sricharan508a58f2011-11-15 09:49:55 -050045
Lokesh Vutla1f684512015-06-04 16:42:33 +053046void do_set_mux32(u32 base, struct pad_conf_entry const *array, int size)
47{
48 int i;
49 struct pad_conf_entry *pad = (struct pad_conf_entry *)array;
50
51 for (i = 0; i < size; i++, pad++)
52 writel(pad->val, base + pad->offset);
53}
54
Sricharan508a58f2011-11-15 09:49:55 -050055#ifdef CONFIG_SPL_BUILD
Lokesh Vutlaeb4e18e2012-05-22 00:03:23 +000056/* LPDDR2 specific IO settings */
57static void io_settings_lpddr2(void)
58{
Lokesh Vutlaef1697e2013-02-04 04:22:05 +000059 const struct ctrl_ioregs *ioregs;
60
61 get_ioregs(&ioregs);
62 writel(ioregs->ctrl_ddrch, (*ctrl)->control_ddrch1_0);
63 writel(ioregs->ctrl_ddrch, (*ctrl)->control_ddrch1_1);
64 writel(ioregs->ctrl_ddrch, (*ctrl)->control_ddrch2_0);
65 writel(ioregs->ctrl_ddrch, (*ctrl)->control_ddrch2_1);
66 writel(ioregs->ctrl_lpddr2ch, (*ctrl)->control_lpddr2ch1_0);
67 writel(ioregs->ctrl_lpddr2ch, (*ctrl)->control_lpddr2ch1_1);
68 writel(ioregs->ctrl_ddrio_0, (*ctrl)->control_ddrio_0);
69 writel(ioregs->ctrl_ddrio_1, (*ctrl)->control_ddrio_1);
70 writel(ioregs->ctrl_ddrio_2, (*ctrl)->control_ddrio_2);
Lokesh Vutlaeb4e18e2012-05-22 00:03:23 +000071}
72
73/* DDR3 specific IO settings */
74static void io_settings_ddr3(void)
75{
76 u32 io_settings = 0;
Lokesh Vutlaef1697e2013-02-04 04:22:05 +000077 const struct ctrl_ioregs *ioregs;
Lokesh Vutlaeb4e18e2012-05-22 00:03:23 +000078
Lokesh Vutlaef1697e2013-02-04 04:22:05 +000079 get_ioregs(&ioregs);
80 writel(ioregs->ctrl_ddr3ch, (*ctrl)->control_ddr3ch1_0);
81 writel(ioregs->ctrl_ddrch, (*ctrl)->control_ddrch1_0);
82 writel(ioregs->ctrl_ddrch, (*ctrl)->control_ddrch1_1);
Lokesh Vutlaeb4e18e2012-05-22 00:03:23 +000083
Lokesh Vutlaef1697e2013-02-04 04:22:05 +000084 writel(ioregs->ctrl_ddr3ch, (*ctrl)->control_ddr3ch2_0);
85 writel(ioregs->ctrl_ddrch, (*ctrl)->control_ddrch2_0);
86 writel(ioregs->ctrl_ddrch, (*ctrl)->control_ddrch2_1);
Lokesh Vutlaeb4e18e2012-05-22 00:03:23 +000087
Lokesh Vutlaef1697e2013-02-04 04:22:05 +000088 writel(ioregs->ctrl_ddrio_0, (*ctrl)->control_ddrio_0);
89 writel(ioregs->ctrl_ddrio_1, (*ctrl)->control_ddrio_1);
Lokesh Vutlaa5c5c5b2015-06-03 14:43:26 +053090
91 if (!is_dra7xx()) {
92 writel(ioregs->ctrl_ddrio_2, (*ctrl)->control_ddrio_2);
93 writel(ioregs->ctrl_lpddr2ch, (*ctrl)->control_lpddr2ch1_1);
94 }
Lokesh Vutlaeb4e18e2012-05-22 00:03:23 +000095
96 /* omap5432 does not use lpddr2 */
Lokesh Vutlaef1697e2013-02-04 04:22:05 +000097 writel(ioregs->ctrl_lpddr2ch, (*ctrl)->control_lpddr2ch1_0);
Lokesh Vutlaeb4e18e2012-05-22 00:03:23 +000098
Lokesh Vutlaef1697e2013-02-04 04:22:05 +000099 writel(ioregs->ctrl_emif_sdram_config_ext,
100 (*ctrl)->control_emif1_sdram_config_ext);
Lokesh Vutlaa5c5c5b2015-06-03 14:43:26 +0530101 if (!is_dra72x())
102 writel(ioregs->ctrl_emif_sdram_config_ext,
103 (*ctrl)->control_emif2_sdram_config_ext);
Lokesh Vutlaeb4e18e2012-05-22 00:03:23 +0000104
Sricharan R92b04822013-05-30 03:19:39 +0000105 if (is_omap54xx()) {
106 /* Disable DLL select */
107 io_settings = (readl((*ctrl)->control_port_emif1_sdram_config)
Lokesh Vutlaeb4e18e2012-05-22 00:03:23 +0000108 & 0xFFEFFFFF);
Sricharan R92b04822013-05-30 03:19:39 +0000109 writel(io_settings,
110 (*ctrl)->control_port_emif1_sdram_config);
Lokesh Vutlaeb4e18e2012-05-22 00:03:23 +0000111
Sricharan R92b04822013-05-30 03:19:39 +0000112 io_settings = (readl((*ctrl)->control_port_emif2_sdram_config)
Lokesh Vutlaeb4e18e2012-05-22 00:03:23 +0000113 & 0xFFEFFFFF);
Sricharan R92b04822013-05-30 03:19:39 +0000114 writel(io_settings,
115 (*ctrl)->control_port_emif2_sdram_config);
116 } else {
117 writel(ioregs->ctrl_ddr_ctrl_ext_0,
118 (*ctrl)->control_ddr_control_ext_0);
119 }
Lokesh Vutlaeb4e18e2012-05-22 00:03:23 +0000120}
121
Sricharan508a58f2011-11-15 09:49:55 -0500122/*
123 * Some tuning of IOs for optimal power and performance
124 */
125void do_io_settings(void)
126{
SRICHARAN R6ad8d672012-03-12 02:25:36 +0000127 u32 io_settings = 0, mask = 0;
Tom Rini7c352cd2015-06-05 15:51:11 +0530128 struct emif_reg_struct *emif = (struct emif_reg_struct *)EMIF1_BASE;
SRICHARAN R6ad8d672012-03-12 02:25:36 +0000129
130 /* Impedance settings EMMC, C2C 1,2, hsi2 */
131 mask = (ds_mask << 2) | (ds_mask << 8) |
132 (ds_mask << 16) | (ds_mask << 18);
Lokesh Vutlac43c8332013-02-04 04:22:04 +0000133 io_settings = readl((*ctrl)->control_smart1io_padconf_0) &
SRICHARAN R6ad8d672012-03-12 02:25:36 +0000134 (~mask);
135 io_settings |= (ds_60_ohm << 8) | (ds_45_ohm << 16) |
136 (ds_45_ohm << 18) | (ds_60_ohm << 2);
Lokesh Vutlac43c8332013-02-04 04:22:04 +0000137 writel(io_settings, (*ctrl)->control_smart1io_padconf_0);
SRICHARAN R6ad8d672012-03-12 02:25:36 +0000138
139 /* Impedance settings Mcspi2 */
140 mask = (ds_mask << 30);
Lokesh Vutlac43c8332013-02-04 04:22:04 +0000141 io_settings = readl((*ctrl)->control_smart1io_padconf_1) &
SRICHARAN R6ad8d672012-03-12 02:25:36 +0000142 (~mask);
143 io_settings |= (ds_60_ohm << 30);
Lokesh Vutlac43c8332013-02-04 04:22:04 +0000144 writel(io_settings, (*ctrl)->control_smart1io_padconf_1);
SRICHARAN R6ad8d672012-03-12 02:25:36 +0000145
146 /* Impedance settings C2C 3,4 */
147 mask = (ds_mask << 14) | (ds_mask << 16);
Lokesh Vutlac43c8332013-02-04 04:22:04 +0000148 io_settings = readl((*ctrl)->control_smart1io_padconf_2) &
SRICHARAN R6ad8d672012-03-12 02:25:36 +0000149 (~mask);
150 io_settings |= (ds_45_ohm << 14) | (ds_45_ohm << 16);
Lokesh Vutlac43c8332013-02-04 04:22:04 +0000151 writel(io_settings, (*ctrl)->control_smart1io_padconf_2);
SRICHARAN R6ad8d672012-03-12 02:25:36 +0000152
153 /* Slew rate settings EMMC, C2C 1,2 */
154 mask = (sc_mask << 8) | (sc_mask << 16) | (sc_mask << 18);
Lokesh Vutlac43c8332013-02-04 04:22:04 +0000155 io_settings = readl((*ctrl)->control_smart2io_padconf_0) &
SRICHARAN R6ad8d672012-03-12 02:25:36 +0000156 (~mask);
157 io_settings |= (sc_fast << 8) | (sc_na << 16) | (sc_na << 18);
Lokesh Vutlac43c8332013-02-04 04:22:04 +0000158 writel(io_settings, (*ctrl)->control_smart2io_padconf_0);
SRICHARAN R6ad8d672012-03-12 02:25:36 +0000159
160 /* Slew rate settings hsi2, Mcspi2 */
161 mask = (sc_mask << 24) | (sc_mask << 28);
Lokesh Vutlac43c8332013-02-04 04:22:04 +0000162 io_settings = readl((*ctrl)->control_smart2io_padconf_1) &
SRICHARAN R6ad8d672012-03-12 02:25:36 +0000163 (~mask);
164 io_settings |= (sc_fast << 28) | (sc_fast << 24);
Lokesh Vutlac43c8332013-02-04 04:22:04 +0000165 writel(io_settings, (*ctrl)->control_smart2io_padconf_1);
SRICHARAN R6ad8d672012-03-12 02:25:36 +0000166
167 /* Slew rate settings C2C 3,4 */
168 mask = (sc_mask << 16) | (sc_mask << 18);
Lokesh Vutlac43c8332013-02-04 04:22:04 +0000169 io_settings = readl((*ctrl)->control_smart2io_padconf_2) &
SRICHARAN R6ad8d672012-03-12 02:25:36 +0000170 (~mask);
171 io_settings |= (sc_na << 16) | (sc_na << 18);
Lokesh Vutlac43c8332013-02-04 04:22:04 +0000172 writel(io_settings, (*ctrl)->control_smart2io_padconf_2);
SRICHARAN R6ad8d672012-03-12 02:25:36 +0000173
174 /* impedance and slew rate settings for usb */
175 mask = (usb_i_mask << 29) | (usb_i_mask << 26) | (usb_i_mask << 23) |
176 (usb_i_mask << 20) | (usb_i_mask << 17) | (usb_i_mask << 14);
Lokesh Vutlac43c8332013-02-04 04:22:04 +0000177 io_settings = readl((*ctrl)->control_smart3io_padconf_1) &
SRICHARAN R6ad8d672012-03-12 02:25:36 +0000178 (~mask);
179 io_settings |= (ds_60_ohm << 29) | (ds_60_ohm << 26) |
180 (ds_60_ohm << 23) | (sc_fast << 20) |
181 (sc_fast << 17) | (sc_fast << 14);
Lokesh Vutlac43c8332013-02-04 04:22:04 +0000182 writel(io_settings, (*ctrl)->control_smart3io_padconf_1);
SRICHARAN R6ad8d672012-03-12 02:25:36 +0000183
Tom Rini7c352cd2015-06-05 15:51:11 +0530184 if (emif_sdram_type(emif->emif_sdram_config) == EMIF_SDRAM_TYPE_LPDDR2)
Lokesh Vutlaeb4e18e2012-05-22 00:03:23 +0000185 io_settings_lpddr2();
186 else
187 io_settings_ddr3();
Sricharan508a58f2011-11-15 09:49:55 -0500188}
Lokesh Vutlad4d986e2013-02-12 01:33:45 +0000189
190static const struct srcomp_params srcomp_parameters[NUM_SYS_CLKS] = {
191 {0x45, 0x1}, /* 12 MHz */
192 {-1, -1}, /* 13 MHz */
193 {0x63, 0x2}, /* 16.8 MHz */
194 {0x57, 0x2}, /* 19.2 MHz */
195 {0x20, 0x1}, /* 26 MHz */
196 {-1, -1}, /* 27 MHz */
197 {0x41, 0x3} /* 38.4 MHz */
198};
199
200void srcomp_enable(void)
201{
202 u32 srcomp_value, mul_factor, div_factor, clk_val, i;
203 u32 sysclk_ind = get_sys_clk_index();
204 u32 omap_rev = omap_revision();
205
Lokesh Vutlae9d6cd02013-05-30 03:19:32 +0000206 if (!is_omap54xx())
207 return;
208
Lokesh Vutlad4d986e2013-02-12 01:33:45 +0000209 mul_factor = srcomp_parameters[sysclk_ind].multiply_factor;
210 div_factor = srcomp_parameters[sysclk_ind].divide_factor;
211
212 for (i = 0; i < 4; i++) {
213 srcomp_value = readl((*ctrl)->control_srcomp_north_side + i*4);
214 srcomp_value &=
215 ~(MULTIPLY_FACTOR_XS_MASK | DIVIDE_FACTOR_XS_MASK);
216 srcomp_value |= (mul_factor << MULTIPLY_FACTOR_XS_SHIFT) |
217 (div_factor << DIVIDE_FACTOR_XS_SHIFT);
218 writel(srcomp_value, (*ctrl)->control_srcomp_north_side + i*4);
219 }
220
221 if ((omap_rev == OMAP5430_ES1_0) || (omap_rev == OMAP5432_ES1_0)) {
222 clk_val = readl((*prcm)->cm_coreaon_io_srcomp_clkctrl);
223 clk_val |= OPTFCLKEN_SRCOMP_FCLK_MASK;
224 writel(clk_val, (*prcm)->cm_coreaon_io_srcomp_clkctrl);
225
226 for (i = 0; i < 4; i++) {
227 srcomp_value =
228 readl((*ctrl)->control_srcomp_north_side + i*4);
229 srcomp_value &= ~PWRDWN_XS_MASK;
230 writel(srcomp_value,
231 (*ctrl)->control_srcomp_north_side + i*4);
232
233 while (((readl((*ctrl)->control_srcomp_north_side + i*4)
234 & SRCODE_READ_XS_MASK) >>
235 SRCODE_READ_XS_SHIFT) == 0)
236 ;
237
238 srcomp_value =
239 readl((*ctrl)->control_srcomp_north_side + i*4);
240 srcomp_value &= ~OVERRIDE_XS_MASK;
241 writel(srcomp_value,
242 (*ctrl)->control_srcomp_north_side + i*4);
243 }
244 } else {
245 srcomp_value = readl((*ctrl)->control_srcomp_east_side_wkup);
246 srcomp_value &= ~(MULTIPLY_FACTOR_XS_MASK |
247 DIVIDE_FACTOR_XS_MASK);
248 srcomp_value |= (mul_factor << MULTIPLY_FACTOR_XS_SHIFT) |
249 (div_factor << DIVIDE_FACTOR_XS_SHIFT);
250 writel(srcomp_value, (*ctrl)->control_srcomp_east_side_wkup);
251
252 for (i = 0; i < 4; i++) {
253 srcomp_value =
254 readl((*ctrl)->control_srcomp_north_side + i*4);
255 srcomp_value |= SRCODE_OVERRIDE_SEL_XS_MASK;
256 writel(srcomp_value,
257 (*ctrl)->control_srcomp_north_side + i*4);
258
259 srcomp_value =
260 readl((*ctrl)->control_srcomp_north_side + i*4);
261 srcomp_value &= ~OVERRIDE_XS_MASK;
262 writel(srcomp_value,
263 (*ctrl)->control_srcomp_north_side + i*4);
264 }
265
266 srcomp_value =
267 readl((*ctrl)->control_srcomp_east_side_wkup);
268 srcomp_value |= SRCODE_OVERRIDE_SEL_XS_MASK;
269 writel(srcomp_value, (*ctrl)->control_srcomp_east_side_wkup);
270
271 srcomp_value =
272 readl((*ctrl)->control_srcomp_east_side_wkup);
273 srcomp_value &= ~OVERRIDE_XS_MASK;
274 writel(srcomp_value, (*ctrl)->control_srcomp_east_side_wkup);
275
276 clk_val = readl((*prcm)->cm_coreaon_io_srcomp_clkctrl);
277 clk_val |= OPTFCLKEN_SRCOMP_FCLK_MASK;
278 writel(clk_val, (*prcm)->cm_coreaon_io_srcomp_clkctrl);
279
280 clk_val = readl((*prcm)->cm_wkupaon_io_srcomp_clkctrl);
281 clk_val |= OPTFCLKEN_SRCOMP_FCLK_MASK;
282 writel(clk_val, (*prcm)->cm_wkupaon_io_srcomp_clkctrl);
283
284 for (i = 0; i < 4; i++) {
285 while (((readl((*ctrl)->control_srcomp_north_side + i*4)
286 & SRCODE_READ_XS_MASK) >>
287 SRCODE_READ_XS_SHIFT) == 0)
288 ;
289
290 srcomp_value =
291 readl((*ctrl)->control_srcomp_north_side + i*4);
292 srcomp_value &= ~SRCODE_OVERRIDE_SEL_XS_MASK;
293 writel(srcomp_value,
294 (*ctrl)->control_srcomp_north_side + i*4);
295 }
296
297 while (((readl((*ctrl)->control_srcomp_east_side_wkup) &
298 SRCODE_READ_XS_MASK) >> SRCODE_READ_XS_SHIFT) == 0)
299 ;
300
301 srcomp_value =
302 readl((*ctrl)->control_srcomp_east_side_wkup);
303 srcomp_value &= ~SRCODE_OVERRIDE_SEL_XS_MASK;
304 writel(srcomp_value, (*ctrl)->control_srcomp_east_side_wkup);
305 }
306}
Sricharan508a58f2011-11-15 09:49:55 -0500307#endif
308
Lokesh Vutla784ab7c2012-05-22 00:03:25 +0000309void config_data_eye_leveling_samples(u32 emif_base)
310{
SRICHARAN R6c709352013-11-08 17:40:37 +0530311 const struct ctrl_ioregs *ioregs;
312
313 get_ioregs(&ioregs);
314
Lokesh Vutla784ab7c2012-05-22 00:03:25 +0000315 /*EMIF_SDRAM_CONFIG_EXT-Read data eye leveling no of samples =4*/
316 if (emif_base == EMIF1_BASE)
SRICHARAN R6c709352013-11-08 17:40:37 +0530317 writel(ioregs->ctrl_emif_sdram_config_ext_final,
318 (*ctrl)->control_emif1_sdram_config_ext);
Lokesh Vutla784ab7c2012-05-22 00:03:25 +0000319 else if (emif_base == EMIF2_BASE)
SRICHARAN R6c709352013-11-08 17:40:37 +0530320 writel(ioregs->ctrl_emif_sdram_config_ext_final,
321 (*ctrl)->control_emif2_sdram_config_ext);
Lokesh Vutla784ab7c2012-05-22 00:03:25 +0000322}
323
Nishanth Menonfc7368e2015-03-09 17:12:07 -0500324void init_cpu_configuration(void)
325{
326 u32 l2actlr;
327
328 asm volatile("mrc p15, 1, %0, c15, c0, 0" : "=r"(l2actlr));
329 /*
330 * L2ACTLR: Ensure to enable the following:
331 * 3: Disable clean/evict push to external
332 * 4: Disable WriteUnique and WriteLineUnique transactions from master
333 * 8: Disable DVM/CMO message broadcast
334 */
335 l2actlr |= 0x118;
336 omap_smc1(OMAP5_SERVICE_L2ACTLR_SET, l2actlr);
337}
338
Sricharan508a58f2011-11-15 09:49:55 -0500339void init_omap_revision(void)
340{
341 /*
342 * For some of the ES2/ES1 boards ID_CODE is not reliable:
343 * Also, ES1 and ES2 have different ARM revisions
344 * So use ARM revision for identification
345 */
346 unsigned int rev = cortex_rev();
347
SRICHARAN Reed7c0f2013-02-12 01:33:41 +0000348 switch (readl(CONTROL_ID_CODE)) {
349 case OMAP5430_CONTROL_ID_CODE_ES1_0:
350 *omap_si_rev = OMAP5430_ES1_0;
351 if (rev == MIDR_CORTEX_A15_R2P2)
352 *omap_si_rev = OMAP5430_ES2_0;
353 break;
354 case OMAP5432_CONTROL_ID_CODE_ES1_0:
355 *omap_si_rev = OMAP5432_ES1_0;
356 if (rev == MIDR_CORTEX_A15_R2P2)
357 *omap_si_rev = OMAP5432_ES2_0;
358 break;
359 case OMAP5430_CONTROL_ID_CODE_ES2_0:
360 *omap_si_rev = OMAP5430_ES2_0;
361 break;
362 case OMAP5432_CONTROL_ID_CODE_ES2_0:
363 *omap_si_rev = OMAP5432_ES2_0;
SRICHARAN Rcdd50a82012-03-12 02:25:39 +0000364 break;
Lokesh Vutlade626882013-02-12 21:29:03 +0000365 case DRA752_CONTROL_ID_CODE_ES1_0:
366 *omap_si_rev = DRA752_ES1_0;
367 break;
Nishanth Menon3ac8c0b2014-01-14 10:54:42 -0600368 case DRA752_CONTROL_ID_CODE_ES1_1:
369 *omap_si_rev = DRA752_ES1_1;
370 break;
Nishanth Menonc1ea3be2015-08-13 09:50:58 -0500371 case DRA752_CONTROL_ID_CODE_ES2_0:
372 *omap_si_rev = DRA752_ES2_0;
373 break;
Lokesh Vutlaee77a232014-05-15 11:08:38 +0530374 case DRA722_CONTROL_ID_CODE_ES1_0:
375 *omap_si_rev = DRA722_ES1_0;
376 break;
Ravi Babud851ad32016-03-15 18:09:11 -0500377 case DRA722_CONTROL_ID_CODE_ES2_0:
378 *omap_si_rev = DRA722_ES2_0;
379 break;
Sricharan508a58f2011-11-15 09:49:55 -0500380 default:
SRICHARAN R087189f2012-03-12 02:25:40 +0000381 *omap_si_rev = OMAP5430_SILICON_ID_INVALID;
Sricharan508a58f2011-11-15 09:49:55 -0500382 }
Nishanth Menonfc7368e2015-03-09 17:12:07 -0500383 init_cpu_configuration();
Sricharan508a58f2011-11-15 09:49:55 -0500384}
SRICHARAN R06964732012-03-12 02:25:52 +0000385
Paul Kocialkowski9fd54012015-08-27 19:37:11 +0200386void omap_die_id(unsigned int *die_id)
387{
388 die_id[0] = readl((*ctrl)->control_std_fuse_die_id_0);
389 die_id[1] = readl((*ctrl)->control_std_fuse_die_id_1);
390 die_id[2] = readl((*ctrl)->control_std_fuse_die_id_2);
391 die_id[3] = readl((*ctrl)->control_std_fuse_die_id_3);
392}
393
SRICHARAN R06964732012-03-12 02:25:52 +0000394void reset_cpu(ulong ignored)
395{
396 u32 omap_rev = omap_revision();
397
398 /*
399 * WARM reset is not functional in case of OMAP5430 ES1.0 soc.
400 * So use cold reset in case instead.
401 */
402 if (omap_rev == OMAP5430_ES1_0)
Lokesh Vutlad4e41292013-02-17 23:33:37 +0000403 writel(PRM_RSTCTRL_RESET << 0x1, (*prcm)->prm_rstctrl);
SRICHARAN R06964732012-03-12 02:25:52 +0000404 else
Lokesh Vutlad4e41292013-02-17 23:33:37 +0000405 writel(PRM_RSTCTRL_RESET, (*prcm)->prm_rstctrl);
406}
407
408u32 warm_reset(void)
409{
410 return readl((*prcm)->prm_rstst) & PRM_RSTST_WARM_RESET_MASK;
SRICHARAN R06964732012-03-12 02:25:52 +0000411}
Lokesh Vutla0b1b60c2013-04-17 20:49:40 +0000412
413void setup_warmreset_time(void)
414{
415 u32 rst_time, rst_val;
416
Tom Rinid87f8292017-05-12 22:33:17 -0400417 /*
418 * MAX value for PRM_RSTTIME[9:0]RSTTIME1 stored is 0x3ff.
419 * 0x3ff is in the no of FUNC_32K_CLK cycles. Converting cycles
420 * into microsec and passing the value.
421 */
422 rst_time = usec_to_32k(CONFIG_OMAP_PLATFORM_RESET_TIME_MAX_USEC)
423 << RSTTIME1_SHIFT;
Lokesh Vutla0b1b60c2013-04-17 20:49:40 +0000424
425 if (rst_time > RSTTIME1_MASK)
426 rst_time = RSTTIME1_MASK;
427
428 rst_val = readl((*prcm)->prm_rsttime) & ~RSTTIME1_MASK;
429 rst_val |= rst_time;
430 writel(rst_val, (*prcm)->prm_rsttime);
431}
Praveen Rao5f603762015-03-09 17:12:06 -0500432
433void v7_arch_cp15_set_l2aux_ctrl(u32 l2auxctrl, u32 cpu_midr,
434 u32 cpu_rev_comb, u32 cpu_variant,
435 u32 cpu_rev)
436{
437 omap_smc1(OMAP5_SERVICE_L2ACTLR_SET, l2auxctrl);
438}
Nishanth Menon1bbb5562015-07-27 16:26:06 -0500439
440void v7_arch_cp15_set_acr(u32 acr, u32 cpu_midr, u32 cpu_rev_comb,
441 u32 cpu_variant, u32 cpu_rev)
442{
Nishanth Menon095a5ef2015-07-27 16:26:07 -0500443
444#ifdef CONFIG_ARM_ERRATA_801819
445 /*
446 * DRA72x processors are uniprocessors and DONOT have
447 * ACP (Accelerator Coherency Port) hooked to ACE (AXI Coherency
448 * Extensions) Hence the erratum workaround is not applicable for
449 * DRA72x processors.
450 */
451 if (is_dra72x())
452 acr &= ~((0x3 << 23) | (0x3 << 25));
453#endif
Nishanth Menon1bbb5562015-07-27 16:26:06 -0500454 omap_smc1(OMAP5_SERVICE_ACR_SET, acr);
455}
Lokesh Vutlab4b06002016-11-23 13:25:28 +0530456
457#if defined(CONFIG_PALMAS_POWER)
Lokesh Vutla91d3e902017-08-21 12:50:49 +0530458__weak void board_mmc_poweron_ldo(uint voltage)
459{
460 palmas_mmc1_poweron_ldo(voltage);
461}
462
Lokesh Vutlab4b06002016-11-23 13:25:28 +0530463void vmmc_pbias_config(uint voltage)
464{
465 u32 value = 0;
Lokesh Vutlab4b06002016-11-23 13:25:28 +0530466
467 value = readl((*ctrl)->control_pbias);
468 value &= ~SDCARD_PWRDNZ;
469 writel(value, (*ctrl)->control_pbias);
470 udelay(10); /* wait 10 us */
471 value &= ~SDCARD_BIAS_PWRDNZ;
472 writel(value, (*ctrl)->control_pbias);
473
Lokesh Vutla91d3e902017-08-21 12:50:49 +0530474 board_mmc_poweron_ldo(voltage);
Lokesh Vutlab4b06002016-11-23 13:25:28 +0530475
476 value = readl((*ctrl)->control_pbias);
477 value |= SDCARD_BIAS_PWRDNZ;
478 writel(value, (*ctrl)->control_pbias);
479 udelay(150); /* wait 150 us */
480 value |= SDCARD_PWRDNZ;
481 writel(value, (*ctrl)->control_pbias);
482 udelay(150); /* wait 150 us */
483}
484#endif