blob: 7ca916485b1aed31faf8469571a0209a9ba6d9bf [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Matthew Fettke545c8e02008-01-24 14:02:32 -06002/*
3 * Configuation settings for the Motorola MC5275EVB board.
4 *
5 * By Arthur Shipkowski <art@videon-central.com>
6 * Copyright (C) 2005 Videon Central, Inc.
7 *
8 * Based off of M5272C3 board code by Josef Baumgartner
9 * <josef.baumgartner@telex.de>
Matthew Fettke545c8e02008-01-24 14:02:32 -060010 */
11
12/*
13 * board/config.h - configuration options, board specific
14 */
15
16#ifndef _M5275EVB_H
17#define _M5275EVB_H
18
19/*
20 * High Level Configuration Options
21 * (easy to change)
22 */
Matthew Fettke545c8e02008-01-24 14:02:32 -060023
24#define CONFIG_MCFTMR
25
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020026#define CONFIG_SYS_UART_PORT (0)
Matthew Fettke545c8e02008-01-24 14:02:32 -060027
28/* Configuration for environment
29 * Environment is embedded in u-boot in the second sector of the flash
30 */
Matthew Fettke545c8e02008-01-24 14:02:32 -060031
angelo@sysam.it5296cb12015-03-29 22:54:16 +020032#define LDS_BOARD_TEXT \
Simon Glass0649cd02017-08-03 12:21:49 -060033 . = DEFINED(env_offset) ? env_offset : .; \
34 env/embedded.o(.text);
angelo@sysam.it5296cb12015-03-29 22:54:16 +020035
Matthew Fettke545c8e02008-01-24 14:02:32 -060036/*
37 * BOOTP options
38 */
39#define CONFIG_BOOTP_BOOTFILESIZE
Matthew Fettke545c8e02008-01-24 14:02:32 -060040
41/* Available command configuration */
Matthew Fettke545c8e02008-01-24 14:02:32 -060042
Matthew Fettke545c8e02008-01-24 14:02:32 -060043#ifdef CONFIG_MCFFEC
TsiChung Liew0f3ba7e2008-03-30 01:22:13 -050044#define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020045#define CONFIG_SYS_DISCOVER_PHY
46#define CONFIG_SYS_RX_ETH_BUFFER 8
47#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
Matthew Fettke545c8e02008-01-24 14:02:32 -060048#define CONFIG_HAS_ETH1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020049/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
50#ifndef CONFIG_SYS_DISCOVER_PHY
Matthew Fettke545c8e02008-01-24 14:02:32 -060051#define FECDUPLEX FULL
52#define FECSPEED _100BASET
53#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020054#ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
55#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
Matthew Fettke545c8e02008-01-24 14:02:32 -060056#endif
57#endif
58#endif
59
60/* I2C */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020061#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
62#define CONFIG_SYS_I2C_PINMUX_REG (gpio_reg->par_feci2c)
63#define CONFIG_SYS_I2C_PINMUX_CLR (0xFFF0)
64#define CONFIG_SYS_I2C_PINMUX_SET (0x000F)
Matthew Fettke545c8e02008-01-24 14:02:32 -060065
TsiChung Liew0e8a7552010-03-10 16:33:03 -060066#ifdef CONFIG_MCFFEC
67# define CONFIG_NET_RETRY_COUNT 5
68# define CONFIG_OVERWRITE_ETHADDR_ONCE
69#endif /* FEC_ENET */
70
71#define CONFIG_EXTRA_ENV_SETTINGS \
72 "netdev=eth0\0" \
73 "loadaddr=10000\0" \
74 "uboot=u-boot.bin\0" \
75 "load=tftp ${loadaddr} ${uboot}\0" \
76 "upd=run load; run prog\0" \
77 "prog=prot off ffe00000 ffe3ffff;" \
78 "era ffe00000 ffe3ffff;" \
79 "cp.b ${loadaddr} ffe00000 ${filesize};"\
80 "save\0" \
81 ""
82
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020083#define CONFIG_SYS_CLK 150000000
Matthew Fettke545c8e02008-01-24 14:02:32 -060084
85/*
86 * Low Level Configuration Settings
87 * (address mappings, register initial values, etc.)
88 * You should know what you are doing if you make changes here.
89 */
90
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020091#define CONFIG_SYS_MBAR 0x40000000
Matthew Fettke545c8e02008-01-24 14:02:32 -060092
93/*-----------------------------------------------------------------------
94 * Definitions for initial stack pointer and data area (in DPRAM)
95 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020096#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk553f0982010-10-26 13:32:32 +020097#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +020098#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020099#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Matthew Fettke545c8e02008-01-24 14:02:32 -0600100
101/*-----------------------------------------------------------------------
102 * Start addresses for the final memory configuration
103 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200104 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
Matthew Fettke545c8e02008-01-24 14:02:32 -0600105 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200106#define CONFIG_SYS_SDRAM_BASE 0x00000000
107#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChung Liew012522f2008-10-21 10:03:07 +0000108#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
Matthew Fettke545c8e02008-01-24 14:02:32 -0600109
110#ifdef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111#define CONFIG_SYS_MONITOR_BASE 0x20000
Matthew Fettke545c8e02008-01-24 14:02:32 -0600112#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200113#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
Matthew Fettke545c8e02008-01-24 14:02:32 -0600114#endif
115
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116#define CONFIG_SYS_MONITOR_LEN 0x20000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
Matthew Fettke545c8e02008-01-24 14:02:32 -0600118
119/*
120 * For booting Linux, the board info and command line data
121 * have to be in the first 8 MB of memory, since this is
122 * the maximum mapped by the Linux kernel during initialization ??
123 */
TsiChung Liewd6e4baf2009-01-27 12:57:47 +0000124#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
125#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
Matthew Fettke545c8e02008-01-24 14:02:32 -0600126
127/*-----------------------------------------------------------------------
128 * FLASH organization
129 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200130#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
131#define CONFIG_SYS_MAX_FLASH_SECT 11 /* max number of sectors on one chip */
132#define CONFIG_SYS_FLASH_ERASE_TOUT 1000
Matthew Fettke545c8e02008-01-24 14:02:32 -0600133
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200134#define CONFIG_SYS_FLASH_SIZE 0x200000
Matthew Fettke545c8e02008-01-24 14:02:32 -0600135
136/*-----------------------------------------------------------------------
137 * Cache Configuration
138 */
Matthew Fettke545c8e02008-01-24 14:02:32 -0600139
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600140#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200141 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600142#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200143 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600144#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
145#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
146 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
147 CF_ACR_EN | CF_ACR_SM_ALL)
148#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
149 CF_CACR_DISD | CF_CACR_INVI | \
150 CF_CACR_CEIB | CF_CACR_DCM | \
151 CF_CACR_EUSP)
152
Matthew Fettke545c8e02008-01-24 14:02:32 -0600153/*-----------------------------------------------------------------------
154 * Memory bank definitions
155 */
TsiChung Liew012522f2008-10-21 10:03:07 +0000156#define CONFIG_SYS_CS0_BASE 0xffe00000
157#define CONFIG_SYS_CS0_CTRL 0x00001980
158#define CONFIG_SYS_CS0_MASK 0x001F0001
Matthew Fettke545c8e02008-01-24 14:02:32 -0600159
TsiChung Liew012522f2008-10-21 10:03:07 +0000160#define CONFIG_SYS_CS1_BASE 0x30000000
161#define CONFIG_SYS_CS1_CTRL 0x00001900
162#define CONFIG_SYS_CS1_MASK 0x00070001
Matthew Fettke545c8e02008-01-24 14:02:32 -0600163
164/*-----------------------------------------------------------------------
165 * Port configuration
166 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200167#define CONFIG_SYS_FECI2C 0x0FA0
Matthew Fettke545c8e02008-01-24 14:02:32 -0600168
169#endif /* _M5275EVB_H */