blob: 73f63c5a9f005f4d3573e765a1fba7cf73471fd3 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Hideyuki Sano1a31ca42012-06-27 10:35:35 +09002/*
3 * Configuation settings for the bonito board
4 *
5 * Copyright (C) 2012 Renesas Solutions Corp.
Hideyuki Sano1a31ca42012-06-27 10:35:35 +09006 */
7
8#ifndef __ARMADILLO_800EVA_H
9#define __ARMADILLO_800EVA_H
10
Hideyuki Sano1a31ca42012-06-27 10:35:35 +090011#define CONFIG_SH_GPIO_PFC
12
13#include <asm/arch/rmobile.h>
14
Hideyuki Sano1a31ca42012-06-27 10:35:35 +090015#define BOARD_LATE_INIT
16
Hideyuki Sano1a31ca42012-06-27 10:35:35 +090017#define CONFIG_TMU_TIMER
Marek Vasut0e286c52018-08-24 21:52:53 +020018#define CONFIG_SYS_TIMER_COUNTS_DOWN
19#define CONFIG_SYS_TIMER_COUNTER (TMU_BASE + 0xc) /* TCNT0 */
20#define CONFIG_SYS_TIMER_RATE (CONFIG_SYS_CLK_FREQ / 4)
Hideyuki Sano1a31ca42012-06-27 10:35:35 +090021
22/* STACK */
23#define CONFIG_SYS_INIT_SP_ADDR 0xE8083000
24#define STACK_AREA_SIZE 0xC000
25#define LOW_LEVEL_MERAM_STACK \
26 (CONFIG_SYS_INIT_SP_ADDR + STACK_AREA_SIZE - 4)
27
28/* MEMORY */
29#define ARMADILLO_800EVA_SDRAM_BASE 0x40000000
30#define ARMADILLO_800EVA_SDRAM_SIZE (512 * 1024 * 1024)
31
Hideyuki Sano1a31ca42012-06-27 10:35:35 +090032#define CONFIG_SYS_PBSIZE 256
Hideyuki Sano1a31ca42012-06-27 10:35:35 +090033#define CONFIG_SYS_BAUDRATE_TABLE { 115200 }
34
35/* SCIF */
Hideyuki Sano1a31ca42012-06-27 10:35:35 +090036#define CONFIG_CONS_SCIF1
37#define SCIF0_BASE 0xe6c40000
38#define SCIF1_BASE 0xe6c50000
39#define SCIF2_BASE 0xe6c60000
40#define SCIF4_BASE 0xe6c80000
41#define CONFIG_SCIF_A
Hideyuki Sano1a31ca42012-06-27 10:35:35 +090042
Hideyuki Sano1a31ca42012-06-27 10:35:35 +090043#undef CONFIG_SYS_LOADS_BAUD_CHANGE
44
45#define CONFIG_SYS_SDRAM_BASE (ARMADILLO_800EVA_SDRAM_BASE)
46#define CONFIG_SYS_SDRAM_SIZE (ARMADILLO_800EVA_SDRAM_SIZE)
Hideyuki Sano1a31ca42012-06-27 10:35:35 +090047
48#define CONFIG_SYS_MONITOR_BASE 0x00000000
49#define CONFIG_SYS_MONITOR_LEN (256 * 1024)
Hideyuki Sano1a31ca42012-06-27 10:35:35 +090050#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
Hideyuki Sano1a31ca42012-06-27 10:35:35 +090051
52/* FLASH */
Hideyuki Sano1a31ca42012-06-27 10:35:35 +090053#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
54#define CONFIG_SYS_FLASH_BASE 0x00000000
55#define CONFIG_SYS_MAX_FLASH_SECT 512
56#define CONFIG_SYS_MAX_FLASH_BANKS 1
57#define CONFIG_SYS_FLASH_BANKS_LIST { (CONFIG_SYS_FLASH_BASE) }
58
59#define CONFIG_SYS_FLASH_ERASE_TOUT 3000
60#define CONFIG_SYS_FLASH_WRITE_TOUT 3000
61#define CONFIG_SYS_FLASH_LOCK_TOUT 3000
62#define CONFIG_SYS_FLASH_UNLOCK_TOUT 3000
63
64/* ENV setting */
Hideyuki Sano1a31ca42012-06-27 10:35:35 +090065
66/* SH Ether */
Hideyuki Sano1a31ca42012-06-27 10:35:35 +090067#define CONFIG_SH_ETHER_USE_PORT 0
68#define CONFIG_SH_ETHER_PHY_ADDR 0x0
69#define CONFIG_SH_ETHER_BASE_ADDR 0xe9a00000
70#define CONFIG_SH_ETHER_SH7734_MII (0x01)
71#define CONFIG_SH_ETHER_PHY_MODE PHY_INTERFACE_MODE_MII
Hideyuki Sano1a31ca42012-06-27 10:35:35 +090072#define CONFIG_BITBANGMII_MULTI
73
74/* Board Clock */
75#define CONFIG_SYS_CLK_FREQ 50000000
Nobuhiro Iwamatsu717ceb62013-09-30 10:30:41 +090076#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
Hideyuki Sano1a31ca42012-06-27 10:35:35 +090077
78#endif /* __ARMADILLO_800EVA_H */