blob: f3803c09f899c85f34458c9421034ee9f3fcae31 [file] [log] [blame]
Stefan Roeseb3f9ec82007-06-19 17:22:44 +02001/*
2 * (C) Copyright 2007
3 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 *
23 */
24
25#include <common.h>
26#include <command.h>
27#include <i2c.h>
28
Stefan Roese02ba7022007-08-16 09:52:29 +020029/*
30 * There are 2 versions of production Sequoia & Rainier platforms.
31 * The primary difference is the reference clock. Those with
32 * 33333333 reference clocks will also have 667MHz rated
33 * processors. Not enough differences to have unique clock
34 * settings.
35 *
36 * NOR and NAND boot options change bytes 6, 7, 8, 9, 11. The
37 * values are independent of the rest of the clock settings.
38 *
39 * All Sequoias & Rainiers select from two possible EEPROMs in Boot
40 * Config F. One for 33MHz PCI, one for 66MHz PCI. The following
41 * values are for the 33MHz PCI configuration. Byte 5 (0 base) is
42 * the only value affected for a 66MHz PCI and simply needs a +0x10.
43 */
44
45#define NAND_COMPATIBLE 0x01
46#define NOR_COMPATIBLE 0x02
47
48/* check with Stefan on CFG_I2C_EEPROM_ADDR */
49#define I2C_EEPROM_ADDR 0x52
50
51static char *config_labels[] = {
52 "CPU: 333 PLB: 133 OPB: 66 EBC: 66",
53 "CPU: 333 PLB: 166 OPB: 83 EBC: 55",
54 "CPU: 400 PLB: 133 OPB: 66 EBC: 66",
55 "CPU: 400 PLB: 160 OPB: 80 EBC: 53",
56 "CPU: 416 PLB: 166 OPB: 83 EBC: 55",
57 "CPU: 500 PLB: 166 OPB: 83 EBC: 55",
58 "CPU: 533 PLB: 133 OPB: 66 EBC: 66",
59 "CPU: 667 PLB: 166 OPB: 83 EBC: 55",
60 NULL
Stefan Roeseb3f9ec82007-06-19 17:22:44 +020061};
62
Stefan Roese02ba7022007-08-16 09:52:29 +020063static u8 boot_configs[][17] = {
64 {
65 (NOR_COMPATIBLE),
66 0x84, 0x70, 0xa2, 0xa6, 0x05, 0x57, 0xa0, 0x10, 0x40,
67 0x08, 0x23, 0x50, 0x0d, 0x05, 0x00, 0x00
68 },
69 {
70 (NAND_COMPATIBLE | NOR_COMPATIBLE),
71 0xc7, 0x78, 0xf3, 0x4e, 0x05, 0xd7, 0xa0, 0x30, 0x40,
72 0x08, 0x23, 0x50, 0x0d, 0x05, 0x00, 0x00
73 },
74 {
75 (NOR_COMPATIBLE),
76 0x86, 0x78, 0xc2, 0xc6, 0x05, 0x57, 0xa0, 0x30, 0x40,
77 0x08, 0x23, 0x50, 0x0d, 0x05, 0x00, 0x00
78 },
79 {
80 (NOR_COMPATIBLE),
81 0x86, 0x78, 0xc2, 0xa6, 0x05, 0xd7, 0xa0, 0x10, 0x40,
82 0x08, 0x23, 0x50, 0x0d, 0x05, 0x00, 0x00
83 },
84 {
85 (NAND_COMPATIBLE | NOR_COMPATIBLE),
86 0xc6, 0x78, 0x52, 0xa6, 0x05, 0xd7, 0xa0, 0x10, 0x40,
87 0x08, 0x23, 0x50, 0x0d, 0x05, 0x00, 0x00
88 },
89 {
90 (NAND_COMPATIBLE | NOR_COMPATIBLE),
91 0xc7, 0x78, 0x52, 0xc6, 0x05, 0xd7, 0xa0, 0x30, 0x40,
92 0x08, 0x23, 0x50, 0x0d, 0x05, 0x00, 0x00
93 },
94 {
95 (NOR_COMPATIBLE),
96 0x87, 0x78, 0x82, 0x52, 0x09, 0x57, 0xa0, 0x30, 0x40,
97 0x08, 0x23, 0x50, 0x0d, 0x05, 0x00, 0x00
98 },
99 {
100 (NAND_COMPATIBLE | NOR_COMPATIBLE),
101 0x87, 0x78, 0xa2, 0x52, 0x09, 0xd7, 0xa0, 0x30, 0x40,
102 0x08, 0x23, 0x50, 0x0d, 0x05, 0x00, 0x00
103 },
104 {
105 0,
106 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
107 }
Stefan Roeseb3f9ec82007-06-19 17:22:44 +0200108};
109
Stefan Roese02ba7022007-08-16 09:52:29 +0200110/*
111 * Bytes 6,8,9,11 change for NAND boot
112 */
113static u8 nand_boot[] = {
114 0xd0, 0xa0, 0x68, 0x58
Stefan Roeseb3f9ec82007-06-19 17:22:44 +0200115};
116
117static int do_bootstrap(cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
118{
Stefan Roese02ba7022007-08-16 09:52:29 +0200119 u8 *buf, bNAND;
120 int x, y, nbytes, selcfg;
121 extern char console_buffer[];
Stefan Roeseb3f9ec82007-06-19 17:22:44 +0200122
Stefan Roese02ba7022007-08-16 09:52:29 +0200123 if (argc < 2) {
Stefan Roeseb3f9ec82007-06-19 17:22:44 +0200124 printf("Usage:\n%s\n", cmdtp->usage);
125 return 1;
126 }
127
Stefan Roese02ba7022007-08-16 09:52:29 +0200128 if ((strcmp(argv[1], "nor") != 0) &&
129 (strcmp(argv[1], "nand") != 0)) {
Stefan Roeseb3f9ec82007-06-19 17:22:44 +0200130 printf("Unsupported boot-device - only nor|nand support\n");
131 return 1;
132 }
133
Stefan Roese02ba7022007-08-16 09:52:29 +0200134 /* set the nand flag based on provided input */
135 if ((strcmp(argv[1], "nand") == 0))
136 bNAND = 1;
137 else
138 bNAND = 0;
139
140 printf("Available configurations: \n\n");
141
142 if (bNAND) {
143 for(x = 0, y = 0; boot_configs[x][0] != 0; x++) {
144 /* filter on nand compatible */
145 if (boot_configs[x][0] & NAND_COMPATIBLE) {
146 printf(" %d - %s\n", (y+1), config_labels[x]);
147 y++;
148 }
Stefan Roeseb3f9ec82007-06-19 17:22:44 +0200149 }
150 } else {
Stefan Roese02ba7022007-08-16 09:52:29 +0200151 for(x = 0, y = 0; boot_configs[x][0] != 0; x++) {
152 /* filter on nor compatible */
153 if (boot_configs[x][0] & NOR_COMPATIBLE) {
154 printf(" %d - %s\n", (y+1), config_labels[x]);
155 y++;
156 }
Stefan Roeseb3f9ec82007-06-19 17:22:44 +0200157 }
158 }
159
Stefan Roese02ba7022007-08-16 09:52:29 +0200160 do {
161 nbytes = readline(" Selection [1-x / quit]: ");
162
163 if (nbytes) {
164 if (strcmp(console_buffer, "quit") == 0)
165 return 0;
166 selcfg = simple_strtol(console_buffer, NULL, 10);
167 if ((selcfg < 1) || (selcfg > y))
168 nbytes = 0;
169 }
170 } while (nbytes == 0);
171
172
173 y = (selcfg - 1);
174
175 for (x = 0; boot_configs[x][0] != 0; x++) {
176 if (bNAND) {
177 if (boot_configs[x][0] & NAND_COMPATIBLE) {
178 if (y > 0)
179 y--;
180 else if (y < 1)
181 break;
182 }
183 } else {
184 if (boot_configs[x][0] & NOR_COMPATIBLE) {
185 if (y > 0)
186 y--;
187 else if (y < 1)
188 break;
189 }
190 }
191 }
192
193 buf = &boot_configs[x][1];
194
195 if (bNAND) {
196 buf[6] = nand_boot[0];
197 buf[8] = nand_boot[1];
198 buf[9] = nand_boot[2];
199 buf[11] = nand_boot[3];
200 }
201
202 /* check CPLD register +5 for PCI 66MHz flag */
203 if (in8(CFG_BCSR_BASE + 5) & 0x01)
204 buf[5] += 0x10;
205
206 if (i2c_write(I2C_EEPROM_ADDR, 0, 1, buf, 16) != 0)
207 printf("Error writing to EEPROM at address 0x%x\n", I2C_EEPROM_ADDR);
Stefan Roeseb3f9ec82007-06-19 17:22:44 +0200208 udelay(CFG_EEPROM_PAGE_WRITE_DELAY_MS * 1000);
209
210 printf("Done\n");
211 printf("Please power-cycle the board for the changes to take effect\n");
212
213 return 0;
214}
215
216U_BOOT_CMD(
Stefan Roese02ba7022007-08-16 09:52:29 +0200217 bootstrap, 2, 0, do_bootstrap,
Stefan Roeseb3f9ec82007-06-19 17:22:44 +0200218 "bootstrap - program the I2C bootstrap EEPROM\n",
Stefan Roese02ba7022007-08-16 09:52:29 +0200219 "<nand|nor> - strap to boot from NAND or NOR flash\n"
Stefan Roeseb3f9ec82007-06-19 17:22:44 +0200220 );