blob: a4018f8ceddd45ec273a4634a8108a1c5cc41f45 [file] [log] [blame]
wdenkdb2f721f2003-03-06 00:58:30 +00001/*
2 * (C) Copyright 2001
3 * Stuart Hughes <stuarth@lineo.com>
4 * This file is based on similar values for other boards found in other
5 * U-Boot config files, and some that I found in the mpc8260ads manual.
6 *
7 * Note: my board is a PILOT rev.
8 * Note: the mpc8260ads doesn't come with a proper Ethernet MAC address.
9 *
10 * See file CREDITS for list of people who contributed to this
11 * project.
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * MA 02111-1307 USA
27 */
28
29/*
wdenk7a8e9bed2003-05-31 18:35:21 +000030 * Config header file for a MPC8266ADS Pilot 16M Ram Simm, 8Mbytes Flash Simm
31 */
32
33/* !!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!
34 !! !!
35 !! This configuration requires JP3 to be in position 1-2 to work !!
36 !! To make it work for the default, the TEXT_BASE define in !!
37 !! board/mpc8266ads/config.mk must be changed from 0xfe000000 to !!
38 !! 0xfff00000 !!
39 !! The CFG_HRCW_MASTER define below must also be changed to match !!
40 !! !!
wdenk8bde7f72003-06-27 21:31:46 +000041 !!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!!
wdenkdb2f721f2003-03-06 00:58:30 +000042 */
43
44#ifndef __CONFIG_H
45#define __CONFIG_H
46
47/*
48 * High Level Configuration Options
49 * (easy to change)
50 */
51
wdenkc837dcb2004-01-20 23:12:12 +000052#define CONFIG_MPC8260 1 /* This is an MPC8260 CPU */
53#define CONFIG_MPC8266ADS 1 /* ...on motorola ADS board */
wdenkdb2f721f2003-03-06 00:58:30 +000054
wdenkc837dcb2004-01-20 23:12:12 +000055#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
wdenkdb2f721f2003-03-06 00:58:30 +000056
57/* allow serial and ethaddr to be overwritten */
58#define CONFIG_ENV_OVERWRITE
59
60/*
61 * select serial console configuration
62 *
63 * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
64 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
65 * for SCC).
66 *
67 * if CONFIG_CONS_NONE is defined, then the serial console routines must
68 * defined elsewhere (for example, on the cogent platform, there are serial
69 * ports on the motherboard which are used for the serial console - see
70 * cogent/cma101/serial.[ch]).
71 */
72#undef CONFIG_CONS_ON_SMC /* define if console on SMC */
73#define CONFIG_CONS_ON_SCC /* define if console on SCC */
74#undef CONFIG_CONS_NONE /* define if console on something else */
75#define CONFIG_CONS_INDEX 1 /* which serial channel for console */
76
77/*
78 * select ethernet configuration
79 *
80 * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
81 * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
82 * for FCC)
83 *
84 * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
85 * defined elsewhere (as for the console), or CFG_CMD_NET must be removed
86 * from CONFIG_COMMANDS to remove support for networking.
87 */
88#undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
89#define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
90#undef CONFIG_ETHER_NONE /* define if ether on something else */
91#define CONFIG_ETHER_INDEX 2 /* which channel for ether */
wdenk5d232d02003-05-22 22:52:13 +000092#define CONFIG_MII /* MII PHY management */
93#define CONFIG_BITBANGMII /* bit-bang MII PHY management */
94/*
95 * Port pins used for bit-banged MII communictions (if applicable).
96 */
97#define MDIO_PORT 2 /* Port C */
98#define MDIO_ACTIVE (iop->pdir |= 0x00400000)
99#define MDIO_TRISTATE (iop->pdir &= ~0x00400000)
100#define MDIO_READ ((iop->pdat & 0x00400000) != 0)
101
102#define MDIO(bit) if(bit) iop->pdat |= 0x00400000; \
103 else iop->pdat &= ~0x00400000
104
105#define MDC(bit) if(bit) iop->pdat |= 0x00200000; \
106 else iop->pdat &= ~0x00200000
107
108#define MIIDELAY udelay(1)
wdenkdb2f721f2003-03-06 00:58:30 +0000109
110#if (CONFIG_ETHER_INDEX == 2)
111
112/*
113 * - Rx-CLK is CLK13
114 * - Tx-CLK is CLK14
115 * - Select bus for bd/buffers (see 28-13)
116 * - Half duplex
117 */
118# define CFG_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
119# define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
120# define CFG_CPMFCR_RAMTYPE 0
wdenk5d232d02003-05-22 22:52:13 +0000121# define CFG_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB)
wdenkdb2f721f2003-03-06 00:58:30 +0000122
123#endif /* CONFIG_ETHER_INDEX */
124
125/* other options */
126#define CONFIG_HARD_I2C 1 /* To enable I2C support */
127#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
128#define CFG_I2C_SLAVE 0x7F
129#define CFG_I2C_EEPROM_ADDR_LEN 1
130
wdenk5d232d02003-05-22 22:52:13 +0000131/* PCI */
132#define CONFIG_PCI
133#define CONFIG_PCI_PNP
134#define CONFIG_PCI_BOOTDELAY 0
135#undef CONFIG_PCI_SCAN_SHOW
136
wdenkdb2f721f2003-03-06 00:58:30 +0000137/*-----------------------------------------------------------------------
138 * Definitions for Serial Presence Detect EEPROM address
139 * (to get SDRAM settings)
140 */
141#define SPD_EEPROM_ADDRESS 0x50
142
143
wdenk5d232d02003-05-22 22:52:13 +0000144#define CONFIG_8260_CLKIN 66000000 /* in Hz */
wdenkdb2f721f2003-03-06 00:58:30 +0000145#define CONFIG_BAUDRATE 115200
146
147
148#define CONFIG_COMMANDS (CFG_CMD_ALL & ~( \
149 CFG_CMD_BEDBUG | \
wdenk53cad432003-04-20 17:26:01 +0000150 CFG_CMD_BMP | \
wdenkdb2f721f2003-03-06 00:58:30 +0000151 CFG_CMD_BSP | \
152 CFG_CMD_DATE | \
wdenk5d232d02003-05-22 22:52:13 +0000153 CFG_CMD_DHCP | \
wdenkdb2f721f2003-03-06 00:58:30 +0000154 CFG_CMD_DOC | \
155 CFG_CMD_DTT | \
156 CFG_CMD_EEPROM | \
157 CFG_CMD_ELF | \
158 CFG_CMD_FDC | \
159 CFG_CMD_FDOS | \
160 CFG_CMD_HWFLOW | \
161 CFG_CMD_IDE | \
162 CFG_CMD_JFFS2 | \
163 CFG_CMD_KGDB | \
wdenk71f95112003-06-15 22:40:42 +0000164 CFG_CMD_MMC | \
wdenkac6dbb82003-03-26 11:42:53 +0000165 CFG_CMD_NAND | \
wdenkdb2f721f2003-03-06 00:58:30 +0000166 CFG_CMD_PCMCIA | \
wdenk48abe7b2004-06-09 10:15:00 +0000167 CFG_CMD_REISER | \
wdenkdb2f721f2003-03-06 00:58:30 +0000168 CFG_CMD_SCSI | \
169 CFG_CMD_SPI | \
170 CFG_CMD_VFD | \
wdenk48abe7b2004-06-09 10:15:00 +0000171 CFG_CMD_USB | \
172 CFG_CMD_XIMG ) )
wdenkdb2f721f2003-03-06 00:58:30 +0000173
wdenk5d232d02003-05-22 22:52:13 +0000174/* Define a command string that is automatically executed when no character
175 * is read on the console interface withing "Boot Delay" after reset.
176 */
wdenkb79a11c2004-03-25 15:14:43 +0000177#undef CONFIG_BOOT_ROOT_INITRD /* Use ram disk for the root file system */
178#define CONFIG_BOOT_ROOT_NFS /* Use a NFS mounted root file system */
wdenk5d232d02003-05-22 22:52:13 +0000179
wdenk42dfe7a2004-03-14 22:25:36 +0000180#ifdef CONFIG_BOOT_ROOT_INITRD
wdenk5d232d02003-05-22 22:52:13 +0000181#define CONFIG_BOOTCOMMAND \
182 "version;" \
183 "echo;" \
184 "bootp;" \
185 "setenv bootargs root=/dev/ram0 rw " \
186 "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):$(hostname)::off;" \
187 "bootm"
188#endif /* CONFIG_BOOT_ROOT_INITRD */
189
wdenk42dfe7a2004-03-14 22:25:36 +0000190#ifdef CONFIG_BOOT_ROOT_NFS
wdenk5d232d02003-05-22 22:52:13 +0000191#define CONFIG_BOOTCOMMAND \
192 "version;" \
193 "echo;" \
194 "bootp;" \
195 "setenv bootargs root=/dev/nfs rw nfsroot=$(serverip):$(rootpath) " \
196 "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):$(hostname)::off;" \
197 "bootm"
198#endif /* CONFIG_BOOT_ROOT_NFS */
199
200/* Add support for a few extra bootp options like:
201 * - File size
202 * - DNS
203 */
204#define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | \
205 CONFIG_BOOTP_BOOTFILESIZE | \
206 CONFIG_BOOTP_DNS)
207
wdenkdb2f721f2003-03-06 00:58:30 +0000208/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
209#include <cmd_confdefs.h>
210
211
212#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
wdenkdb2f721f2003-03-06 00:58:30 +0000213
214#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
215#undef CONFIG_KGDB_ON_SMC /* define if kgdb on SMC */
216#define CONFIG_KGDB_ON_SCC /* define if kgdb on SCC */
217#undef CONFIG_KGDB_NONE /* define if kgdb on something else */
218#define CONFIG_KGDB_INDEX 2 /* which serial channel for kgdb */
219#define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port at */
220#endif
221
222#undef CONFIG_WATCHDOG /* disable platform specific watchdog */
223
224/*
225 * Miscellaneous configurable options
226 */
227#define CFG_LONGHELP /* undef to save memory */
228#define CFG_PROMPT "=> " /* Monitor Command Prompt */
229#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
230#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
231#else
232#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
233#endif
234#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
235#define CFG_MAXARGS 16 /* max number of command args */
236#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
237
238#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
239#define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
240
wdenk5d232d02003-05-22 22:52:13 +0000241#undef CONFIG_CLOCKS_IN_MHZ /* clocks passsed to Linux in MHz */
wdenkdb2f721f2003-03-06 00:58:30 +0000242 /* for versions < 2.4.5-pre5 */
243
244#define CFG_LOAD_ADDR 0x100000 /* default load address */
245
246#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
247
248#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
249
wdenk5d232d02003-05-22 22:52:13 +0000250#define CFG_FLASH_BASE 0xFE000000
251#define FLASH_BASE 0xFE000000
wdenkdb2f721f2003-03-06 00:58:30 +0000252#define CFG_MAX_FLASH_BANKS 1 /* max num of memory banks */
253#define CFG_MAX_FLASH_SECT 32 /* max num of sects on one chip */
254#define CFG_FLASH_SIZE 8
255#define CFG_FLASH_ERASE_TOUT 8000 /* Timeout for Flash Erase (in ms) */
256#define CFG_FLASH_WRITE_TOUT 5 /* Timeout for Flash Write (in ms) */
257
258#undef CFG_FLASH_CHECKSUM
259
260/* this is stuff came out of the Motorola docs */
261/* Only change this if you also change the Hardware configuration Word */
262#define CFG_DEFAULT_IMMR 0x0F010000
263
wdenkdb2f721f2003-03-06 00:58:30 +0000264/* Set IMMR to 0xF0000000 or above to boot Linux */
265#define CFG_IMMR 0xF0000000
wdenk5d232d02003-05-22 22:52:13 +0000266#define CFG_BCSR 0xF8000000
267#define CFG_PCI_INT 0xF8200000 /* PCI interrupt controller */
wdenkdb2f721f2003-03-06 00:58:30 +0000268
269/* Define CONFIG_VERY_BIG_RAM to allow use of SDRAMs larger than 256MBytes
270 */
271/*#define CONFIG_VERY_BIG_RAM 1*/
272
273/* What should be the base address of SDRAM DIMM and how big is
274 * it (in Mbytes)? This will normally auto-configure via the SPD.
275*/
276#define CFG_SDRAM_BASE 0x00000000
277#define CFG_SDRAM_SIZE 16
278
279#define SDRAM_SPD_ADDR 0x50
280
281
282/*-----------------------------------------------------------------------
283 * BR2,BR3 - Base Register
284 * Ref: Section 10.3.1 on page 10-14
285 * OR2,OR3 - Option Register
286 * Ref: Section 10.3.2 on page 10-16
287 *-----------------------------------------------------------------------
288 */
289
290/* Bank 2,3 - SDRAM DIMM
291 */
292
293/* The BR2 is configured as follows:
294 *
295 * - Base address of 0x00000000
296 * - 64 bit port size (60x bus only)
297 * - Data errors checking is disabled
298 * - Read and write access
299 * - SDRAM 60x bus
300 * - Access are handled by the memory controller according to MSEL
301 * - Not used for atomic operations
302 * - No data pipelining is done
303 * - Valid
304 */
305#define CFG_BR2_PRELIM ((CFG_SDRAM_BASE & BRx_BA_MSK) |\
306 BRx_PS_64 |\
307 BRx_MS_SDRAM_P |\
308 BRx_V)
309
310#define CFG_BR3_PRELIM ((CFG_SDRAM_BASE & BRx_BA_MSK) |\
311 BRx_PS_64 |\
312 BRx_MS_SDRAM_P |\
313 BRx_V)
314
315/* With a 64 MB DIMM, the OR2 is configured as follows:
316 *
317 * - 64 MB
318 * - 4 internal banks per device
319 * - Row start address bit is A8 with PSDMR[PBI] = 0
320 * - 12 row address lines
321 * - Back-to-back page mode
322 * - Internal bank interleaving within save device enabled
323 */
324#if (CFG_SDRAM_SIZE == 64)
325#define CFG_OR2_PRELIM (MEG_TO_AM(CFG_SDRAM_SIZE) |\
326 ORxS_BPD_4 |\
327 ORxS_ROWST_PBI0_A8 |\
328 ORxS_NUMR_12)
329#elif (CFG_SDRAM_SIZE == 16)
wdenk5d232d02003-05-22 22:52:13 +0000330#define CFG_OR2_PRELIM (0xFF000C80)
wdenkdb2f721f2003-03-06 00:58:30 +0000331#else
332#error "INVALID SDRAM CONFIGURATION"
333#endif
334
335/*-----------------------------------------------------------------------
336 * PSDMR - 60x Bus SDRAM Mode Register
337 * Ref: Section 10.3.3 on page 10-21
338 *-----------------------------------------------------------------------
339 */
340
341#if (CFG_SDRAM_SIZE == 64)
342/* With a 64 MB DIMM, the PSDMR is configured as follows:
343 *
344 * - Bank Based Interleaving,
345 * - Refresh Enable,
346 * - Address Multiplexing where A5 is output on A14 pin
347 * (A6 on A15, and so on),
348 * - use address pins A14-A16 as bank select,
349 * - A9 is output on SDA10 during an ACTIVATE command,
350 * - earliest timing for ACTIVATE command after REFRESH command is 7 clocks,
351 * - earliest timing for ACTIVATE or REFRESH command after PRECHARGE command
352 * is 3 clocks,
353 * - earliest timing for READ/WRITE command after ACTIVATE command is
354 * 2 clocks,
355 * - earliest timing for PRECHARGE after last data was read is 1 clock,
356 * - earliest timing for PRECHARGE after last data was written is 1 clock,
357 * - CAS Latency is 2.
358 */
359#define CFG_PSDMR (PSDMR_RFEN |\
360 PSDMR_SDAM_A14_IS_A5 |\
361 PSDMR_BSMA_A14_A16 |\
362 PSDMR_SDA10_PBI0_A9 |\
363 PSDMR_RFRC_7_CLK |\
364 PSDMR_PRETOACT_3W |\
365 PSDMR_ACTTORW_2W |\
366 PSDMR_LDOTOPRE_1C |\
367 PSDMR_WRC_1C |\
368 PSDMR_CL_2)
369#elif (CFG_SDRAM_SIZE == 16)
370/* With a 16 MB DIMM, the PSDMR is configured as follows:
371 *
372 * configuration parameters found in Motorola documentation
373 */
374#define CFG_PSDMR (0x016EB452)
375#else
376#error "INVALID SDRAM CONFIGURATION"
377#endif
378
379
380#define RS232EN_1 0x02000002
381#define RS232EN_2 0x01000001
382#define FETHIEN 0x08000008
383#define FETH_RST 0x04000004
384
385#define CFG_INIT_RAM_ADDR CFG_IMMR
386#define CFG_INIT_RAM_END 0x4000 /* End of used area in DPRAM */
387#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
388#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
389#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
390
391
wdenk7a8e9bed2003-05-31 18:35:21 +0000392/* Use this HRCW for booting from address 0xfe00000 (JP3 in setting 1-2) */
wdenk5d232d02003-05-22 22:52:13 +0000393/* 0x0EB2B645 */
394#define CFG_HRCW_MASTER (( HRCW_BPS11 | HRCW_CIP ) |\
395 ( HRCW_L2CPC10 | HRCW_DPPC11 | HRCW_ISB010 ) |\
396 ( HRCW_BMS | HRCW_MMR11 | HRCW_LBPC01 | HRCW_APPC10 ) |\
397 ( HRCW_CS10PC01 | HRCW_MODCK_H0101 ) \
wdenkdb2f721f2003-03-06 00:58:30 +0000398 )
wdenk5d232d02003-05-22 22:52:13 +0000399
wdenk7a8e9bed2003-05-31 18:35:21 +0000400/* Use this HRCW for booting from address 0xfff0000 (JP3 in setting 2-3) */
401/* #define CFG_HRCW_MASTER 0x0cb23645 */
wdenkdb2f721f2003-03-06 00:58:30 +0000402
wdenk8bde7f72003-06-27 21:31:46 +0000403/* This value should actually be situated in the first 256 bytes of the FLASH
wdenkdb2f721f2003-03-06 00:58:30 +0000404 which on the standard MPC8266ADS board is at address 0xFF800000
405 The linker script places it at 0xFFF00000 instead.
406
wdenk8bde7f72003-06-27 21:31:46 +0000407 It still works, however, as long as the ADS board jumper JP3 is set to
408 position 2-3 so the board is using the BCSR as Hardware Configuration Word
wdenkdb2f721f2003-03-06 00:58:30 +0000409
wdenk8bde7f72003-06-27 21:31:46 +0000410 If you want to use the one defined here instead, ust copy the first 256 bytes from
411 0xfff00000 to 0xff800000 (for 8MB flash)
wdenkdb2f721f2003-03-06 00:58:30 +0000412
413 - Rune
414
wdenk7a8e9bed2003-05-31 18:35:21 +0000415*/
wdenkdb2f721f2003-03-06 00:58:30 +0000416
417/* no slaves */
418#define CFG_HRCW_SLAVE1 0
419#define CFG_HRCW_SLAVE2 0
420#define CFG_HRCW_SLAVE3 0
421#define CFG_HRCW_SLAVE4 0
422#define CFG_HRCW_SLAVE5 0
423#define CFG_HRCW_SLAVE6 0
424#define CFG_HRCW_SLAVE7 0
425
426#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
427#define BOOTFLAG_WARM 0x02 /* Software reboot */
428
429#define CFG_MONITOR_BASE TEXT_BASE
430#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
431# define CFG_RAMBOOT
432#endif
433
434#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
435#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
436#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
437
438#ifndef CFG_RAMBOOT
439# define CFG_ENV_IS_IN_FLASH 1
440# define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000)
441# define CFG_ENV_SECT_SIZE 0x40000
442#else
443# define CFG_ENV_IS_IN_NVRAM 1
444# define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
445# define CFG_ENV_SIZE 0x200
446#endif /* CFG_RAMBOOT */
447
448
449#define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPU */
450#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
451# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
452#endif
453
454
wdenk7a8e9bed2003-05-31 18:35:21 +0000455/*-----------------------------------------------------------------------
456 * HIDx - Hardware Implementation-dependent Registers 2-11
457 *-----------------------------------------------------------------------
458 * HID0 also contains cache control - initially enable both caches and
459 * invalidate contents, then the final state leaves only the instruction
460 * cache enabled. Note that Power-On and Hard reset invalidate the caches,
461 * but Soft reset does not.
462 *
463 * HID1 has only read-only information - nothing to set.
464 */
465/*#define CFG_HID0_INIT 0 */
466#define CFG_HID0_INIT (HID0_ICE |\
467 HID0_DCE |\
468 HID0_ICFI |\
469 HID0_DCI |\
470 HID0_IFEM |\
471 HID0_ABE)
472
wdenkdb2f721f2003-03-06 00:58:30 +0000473#define CFG_HID0_FINAL (HID0_ICE | HID0_IFEM | HID0_ABE )
474
475#define CFG_HID2 0
476
477#define CFG_SYPCR 0xFFFFFFC3
wdenk5d232d02003-05-22 22:52:13 +0000478#define CFG_BCR 0x004C0000
479#define CFG_SIUMCR 0x4E64C000
wdenkdb2f721f2003-03-06 00:58:30 +0000480#define CFG_SCCR 0x00000000
wdenkdb2f721f2003-03-06 00:58:30 +0000481
wdenk5d232d02003-05-22 22:52:13 +0000482/* local bus memory map
483 *
484 * 0x00000000-0x03FFFFFF 64MB SDRAM
485 * 0x80000000-0x9FFFFFFF 512MB outbound prefetchable PCI memory window
486 * 0xA0000000-0xBFFFFFFF 512MB outbound non-prefetchable PCI memory window
487 * 0xF0000000-0xF001FFFF 128KB MPC8266 internal memory
488 * 0xF4000000-0xF7FFFFFF 64MB outbound PCI I/O window
489 * 0xF8000000-0xF8007FFF 32KB BCSR
490 * 0xF8100000-0xF8107FFF 32KB ATM UNI
491 * 0xF8200000-0xF8207FFF 32KB PCI interrupt controller
492 * 0xF8300000-0xF8307FFF 32KB EEPROM
493 * 0xFE000000-0xFFFFFFFF 32MB flash
494 */
495#define CFG_BR0_PRELIM 0xFE001801 /* flash */
496#define CFG_OR0_PRELIM 0xFE000836
497#define CFG_BR1_PRELIM (CFG_BCSR | 0x1801) /* BCSR */
498#define CFG_OR1_PRELIM 0xFFFF8010
499#define CFG_BR4_PRELIM 0xF8300801 /* EEPROM */
500#define CFG_OR4_PRELIM 0xFFFF8846
501#define CFG_BR5_PRELIM 0xF8100801 /* PM5350 ATM UNI */
502#define CFG_OR5_PRELIM 0xFFFF8E36
503#define CFG_BR8_PRELIM (CFG_PCI_INT | 0x1801) /* PCI interrupt controller */
504#define CFG_OR8_PRELIM 0xFFFF8010
505
506#define CFG_RMR 0x0001
wdenkdb2f721f2003-03-06 00:58:30 +0000507#define CFG_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
508#define CFG_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
509#define CFG_RCCR 0
wdenkdb2f721f2003-03-06 00:58:30 +0000510#define CFG_MPTPR 0x00001900
511#define CFG_PSRT 0x00000021
512
wdenk65bd0e22003-09-18 10:45:21 +0000513/* This address must not exist */
514#define CFG_RESET_ADDRESS 0xFCFFFF00
wdenkdb2f721f2003-03-06 00:58:30 +0000515
wdenk5d232d02003-05-22 22:52:13 +0000516/* PCI Memory map (if different from default map */
517#define CFG_PCI_SLV_MEM_LOCAL CFG_SDRAM_BASE /* Local base */
518#define CFG_PCI_SLV_MEM_BUS 0x00000000 /* PCI base */
519#define CFG_PICMR0_MASK_ATTRIB (PICMR_MASK_512MB | PICMR_ENABLE | \
wdenk8bde7f72003-06-27 21:31:46 +0000520 PICMR_PREFETCH_EN)
wdenk5d232d02003-05-22 22:52:13 +0000521
wdenk8bde7f72003-06-27 21:31:46 +0000522/*
wdenk5d232d02003-05-22 22:52:13 +0000523 * These are the windows that allow the CPU to access PCI address space.
wdenk8bde7f72003-06-27 21:31:46 +0000524 * All three PCI master windows, which allow the CPU to access PCI
525 * prefetch, non prefetch, and IO space (see below), must all fit within
wdenk5d232d02003-05-22 22:52:13 +0000526 * these windows.
527 */
528
529/* PCIBR0 */
530#define CFG_PCI_MSTR0_LOCAL 0x80000000 /* Local base */
531#define CFG_PCIMSK0_MASK PCIMSK_1GB /* Size of window */
532/* PCIBR1 */
533#define CFG_PCI_MSTR1_LOCAL 0xF4000000 /* Local base */
534#define CFG_PCIMSK1_MASK PCIMSK_64MB /* Size of window */
535
wdenk8bde7f72003-06-27 21:31:46 +0000536/*
wdenk5d232d02003-05-22 22:52:13 +0000537 * Master window that allows the CPU to access PCI Memory (prefetch).
538 * This window will be setup with the first set of Outbound ATU registers
539 * in the bridge.
540 */
541
542#define CFG_PCI_MSTR_MEM_LOCAL 0x80000000 /* Local base */
543#define CFG_PCI_MSTR_MEM_BUS 0x80000000 /* PCI base */
544#define CFG_CPU_PCI_MEM_START PCI_MSTR_MEM_LOCAL
545#define CFG_PCI_MSTR_MEM_SIZE 0x20000000 /* 512MB */
546#define CFG_POCMR0_MASK_ATTRIB (POCMR_MASK_512MB | POCMR_ENABLE | POCMR_PREFETCH_EN)
547
wdenk8bde7f72003-06-27 21:31:46 +0000548/*
wdenk5d232d02003-05-22 22:52:13 +0000549 * Master window that allows the CPU to access PCI Memory (non-prefetch).
550 * This window will be setup with the second set of Outbound ATU registers
551 * in the bridge.
552 */
553
554#define CFG_PCI_MSTR_MEMIO_LOCAL 0xA0000000 /* Local base */
555#define CFG_PCI_MSTR_MEMIO_BUS 0xA0000000 /* PCI base */
wdenk7a8e9bed2003-05-31 18:35:21 +0000556#define CFG_CPU_PCI_MEMIO_START PCI_MSTR_MEMIO_LOCAL
wdenk5d232d02003-05-22 22:52:13 +0000557#define CFG_PCI_MSTR_MEMIO_SIZE 0x20000000 /* 512MB */
558#define CFG_POCMR1_MASK_ATTRIB (POCMR_MASK_512MB | POCMR_ENABLE)
559
wdenk8bde7f72003-06-27 21:31:46 +0000560/*
wdenk5d232d02003-05-22 22:52:13 +0000561 * Master window that allows the CPU to access PCI IO space.
562 * This window will be setup with the third set of Outbound ATU registers
563 * in the bridge.
564 */
565
566#define CFG_PCI_MSTR_IO_LOCAL 0xF4000000 /* Local base */
wdenk7a8e9bed2003-05-31 18:35:21 +0000567#define CFG_PCI_MSTR_IO_BUS 0xF4000000 /* PCI base */
wdenk5d232d02003-05-22 22:52:13 +0000568#define CFG_CPU_PCI_IO_START PCI_MSTR_IO_LOCAL
569#define CFG_PCI_MSTR_IO_SIZE 0x04000000 /* 64MB */
570#define CFG_POCMR2_MASK_ATTRIB (POCMR_MASK_64MB | POCMR_ENABLE | POCMR_PCI_IO)
571
572
wdenkdb2f721f2003-03-06 00:58:30 +0000573#endif /* __CONFIG_H */