Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 2 | /* |
| 3 | * Copyright 2007 Wind River Systems <www.windriver.com> |
| 4 | * Copyright 2007 Embedded Specialties, Inc. |
| 5 | * Joe Hamman <joe.hamman@embeddedspecialties.com> |
| 6 | * |
| 7 | * Copyright 2006 Freescale Semiconductor. |
| 8 | * |
| 9 | * Srikanth Srinivasan (srikanth.srinivasan@freescale.com) |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 10 | */ |
| 11 | |
| 12 | /* |
| 13 | * SBC8641D board configuration file |
| 14 | * |
| 15 | * Make sure you change the MAC address and other network params first, |
Joe Hershberger | 92ac520 | 2015-05-04 14:55:14 -0500 | [diff] [blame] | 16 | * search for CONFIG_SERVERIP, etc in this file. |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 17 | */ |
| 18 | |
| 19 | #ifndef __CONFIG_H |
| 20 | #define __CONFIG_H |
| 21 | |
| 22 | /* High Level Configuration Options */ |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 23 | #define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */ |
| 24 | |
| 25 | #ifdef RUN_DIAG |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 26 | #define CONFIG_SYS_DIAG_ADDR 0xff800000 |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 27 | #endif |
| 28 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 29 | #define CONFIG_SYS_RESET_ADDRESS 0xfff00100 |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 30 | |
Becky Bruce | 1266df8 | 2008-11-03 15:44:01 -0600 | [diff] [blame] | 31 | /* |
| 32 | * virtual address to be used for temporary mappings. There |
| 33 | * should be 128k free at this VA. |
| 34 | */ |
| 35 | #define CONFIG_SYS_SCRATCH_VA 0xe8000000 |
| 36 | |
Kumar Gala | 7cee1df | 2011-01-04 17:48:51 -0600 | [diff] [blame] | 37 | #define CONFIG_SYS_SRIO |
| 38 | #define CONFIG_SRIO1 /* SRIO port 1 */ |
| 39 | |
Robert P. J. Day | b38eaec | 2016-05-03 19:52:49 -0400 | [diff] [blame] | 40 | #define CONFIG_PCIE1 1 /* PCIE controller 1 (slot 1) */ |
| 41 | #define CONFIG_PCIE2 1 /* PCIE controller 2 (slot 2) */ |
Joe Hamman | cca3496 | 2007-08-11 06:54:58 -0500 | [diff] [blame] | 42 | #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ |
Gabor Juhos | 842033e | 2013-05-30 07:06:12 +0000 | [diff] [blame] | 43 | #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */ |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 44 | |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 45 | #define CONFIG_ENV_OVERWRITE |
| 46 | |
Peter Tyser | 4bbfd3e | 2010-10-07 22:32:48 -0500 | [diff] [blame] | 47 | #define CONFIG_BAT_RW 1 /* Use common BAT rw code */ |
Becky Bruce | 23f935c | 2008-08-04 14:01:16 -0500 | [diff] [blame] | 48 | |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 49 | #undef CONFIG_SPD_EEPROM /* Do not use SPD EEPROM for DDR setup*/ |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 50 | #undef CONFIG_DDR_ECC /* only for ECC DDR module */ |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 51 | #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ |
| 52 | #define CONFIG_MEM_INIT_VALUE 0xDeadBeef |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 53 | #define CACHE_LINE_INTERLEAVING 0x20000000 |
| 54 | #define PAGE_INTERLEAVING 0x21000000 |
| 55 | #define BANK_INTERLEAVING 0x22000000 |
| 56 | #define SUPER_BANK_INTERLEAVING 0x23000000 |
| 57 | |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 58 | #define CONFIG_ALTIVEC 1 |
| 59 | |
| 60 | /* |
| 61 | * L2CR setup -- make sure this is right for your board! |
| 62 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 63 | #define CONFIG_SYS_L2 |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 64 | #define L2_INIT 0 |
| 65 | #define L2_ENABLE (L2CR_L2E) |
| 66 | |
| 67 | #ifndef CONFIG_SYS_CLK_FREQ |
| 68 | #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) |
| 69 | #endif |
| 70 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 71 | #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 72 | |
| 73 | /* |
| 74 | * Base addresses -- Note these are effective addresses where the |
| 75 | * actual resources get mapped (not physical addresses) |
| 76 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 77 | #define CONFIG_SYS_CCSRBAR 0xf8000000 /* relocated CCSRBAR */ |
| 78 | #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */ |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 79 | |
Jon Loeliger | f698738 | 2008-11-20 14:02:56 -0600 | [diff] [blame] | 80 | #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR |
| 81 | #define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0x0 |
Kumar Gala | ad19e7a | 2009-08-05 07:59:35 -0500 | [diff] [blame] | 82 | #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR_PHYS_LOW |
Jon Loeliger | f698738 | 2008-11-20 14:02:56 -0600 | [diff] [blame] | 83 | |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 84 | /* |
| 85 | * DDR Setup |
| 86 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 87 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory */ |
| 88 | #define CONFIG_SYS_DDR_SDRAM_BASE2 0x10000000 /* DDR bank 2 */ |
| 89 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE |
| 90 | #define CONFIG_SYS_SDRAM_BASE2 CONFIG_SYS_DDR_SDRAM_BASE2 |
Becky Bruce | 1266df8 | 2008-11-03 15:44:01 -0600 | [diff] [blame] | 91 | #define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */ |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 92 | #define CONFIG_VERY_BIG_RAM |
| 93 | |
Kumar Gala | 9bd4e59 | 2008-08-26 15:01:37 -0500 | [diff] [blame] | 94 | #define CONFIG_DIMM_SLOTS_PER_CTLR 2 |
| 95 | #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) |
| 96 | |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 97 | #if defined(CONFIG_SPD_EEPROM) |
| 98 | /* |
| 99 | * Determine DDR configuration from I2C interface. |
| 100 | */ |
| 101 | #define SPD_EEPROM_ADDRESS1 0x51 /* DDR DIMM */ |
| 102 | #define SPD_EEPROM_ADDRESS2 0x52 /* DDR DIMM */ |
| 103 | #define SPD_EEPROM_ADDRESS3 0x53 /* DDR DIMM */ |
| 104 | #define SPD_EEPROM_ADDRESS4 0x54 /* DDR DIMM */ |
| 105 | |
| 106 | #else |
| 107 | /* |
| 108 | * Manually set up DDR1 & DDR2 parameters |
| 109 | */ |
| 110 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 111 | #define CONFIG_SYS_SDRAM_SIZE 512 /* DDR is 512MB */ |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 112 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 113 | #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F |
| 114 | #define CONFIG_SYS_DDR_CS1_BNDS 0x00000000 |
| 115 | #define CONFIG_SYS_DDR_CS2_BNDS 0x00000000 |
| 116 | #define CONFIG_SYS_DDR_CS3_BNDS 0x00000000 |
| 117 | #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 |
| 118 | #define CONFIG_SYS_DDR_CS1_CONFIG 0x00000000 |
| 119 | #define CONFIG_SYS_DDR_CS2_CONFIG 0x00000000 |
| 120 | #define CONFIG_SYS_DDR_CS3_CONFIG 0x00000000 |
| 121 | #define CONFIG_SYS_DDR_TIMING_3 0x00000000 |
| 122 | #define CONFIG_SYS_DDR_TIMING_0 0x00220802 |
| 123 | #define CONFIG_SYS_DDR_TIMING_1 0x38377322 |
| 124 | #define CONFIG_SYS_DDR_TIMING_2 0x002040c7 |
| 125 | #define CONFIG_SYS_DDR_CFG_1A 0x43008008 |
| 126 | #define CONFIG_SYS_DDR_CFG_2 0x24401000 |
| 127 | #define CONFIG_SYS_DDR_MODE_1 0x23c00542 |
| 128 | #define CONFIG_SYS_DDR_MODE_2 0x00000000 |
| 129 | #define CONFIG_SYS_DDR_MODE_CTL 0x00000000 |
| 130 | #define CONFIG_SYS_DDR_INTERVAL 0x05080100 |
| 131 | #define CONFIG_SYS_DDR_DATA_INIT 0x00000000 |
| 132 | #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000 |
| 133 | #define CONFIG_SYS_DDR_CFG_1B 0xC3008008 |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 134 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 135 | #define CONFIG_SYS_DDR2_CS0_BNDS 0x0010001F |
| 136 | #define CONFIG_SYS_DDR2_CS1_BNDS 0x00000000 |
| 137 | #define CONFIG_SYS_DDR2_CS2_BNDS 0x00000000 |
| 138 | #define CONFIG_SYS_DDR2_CS3_BNDS 0x00000000 |
| 139 | #define CONFIG_SYS_DDR2_CS0_CONFIG 0x80010102 |
| 140 | #define CONFIG_SYS_DDR2_CS1_CONFIG 0x00000000 |
| 141 | #define CONFIG_SYS_DDR2_CS2_CONFIG 0x00000000 |
| 142 | #define CONFIG_SYS_DDR2_CS3_CONFIG 0x00000000 |
| 143 | #define CONFIG_SYS_DDR2_EXT_REFRESH 0x00000000 |
| 144 | #define CONFIG_SYS_DDR2_TIMING_0 0x00220802 |
| 145 | #define CONFIG_SYS_DDR2_TIMING_1 0x38377322 |
| 146 | #define CONFIG_SYS_DDR2_TIMING_2 0x002040c7 |
| 147 | #define CONFIG_SYS_DDR2_CFG_1A 0x43008008 |
| 148 | #define CONFIG_SYS_DDR2_CFG_2 0x24401000 |
| 149 | #define CONFIG_SYS_DDR2_MODE_1 0x23c00542 |
| 150 | #define CONFIG_SYS_DDR2_MODE_2 0x00000000 |
| 151 | #define CONFIG_SYS_DDR2_MODE_CTL 0x00000000 |
| 152 | #define CONFIG_SYS_DDR2_INTERVAL 0x05080100 |
| 153 | #define CONFIG_SYS_DDR2_DATA_INIT 0x00000000 |
| 154 | #define CONFIG_SYS_DDR2_CLK_CTRL 0x03800000 |
| 155 | #define CONFIG_SYS_DDR2_CFG_1B 0xC3008008 |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 156 | |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 157 | #endif |
| 158 | |
Jean-Christophe PLAGNIOL-VILLARD | 32628c5 | 2008-08-30 23:54:58 +0200 | [diff] [blame] | 159 | /* #define CONFIG_ID_EEPROM 1 |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 160 | #define ID_EEPROM_ADDR 0x57 */ |
| 161 | |
| 162 | /* |
| 163 | * The SBC8641D contains 16MB flash space at ff000000. |
| 164 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 165 | #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */ |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 166 | |
| 167 | /* Flash */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 168 | #define CONFIG_SYS_BR0_PRELIM 0xff001001 /* port size 16bit */ |
| 169 | #define CONFIG_SYS_OR0_PRELIM 0xff006e65 /* 16MB Boot Flash area */ |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 170 | |
| 171 | /* 64KB EEPROM */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 172 | #define CONFIG_SYS_BR1_PRELIM 0xf0000801 /* port size 16bit */ |
| 173 | #define CONFIG_SYS_OR1_PRELIM 0xffff6e65 /* 64K EEPROM area */ |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 174 | |
| 175 | /* EPLD - User switches, board id, LEDs */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 176 | #define CONFIG_SYS_BR2_PRELIM 0xf1000801 /* port size 16bit */ |
| 177 | #define CONFIG_SYS_OR2_PRELIM 0xfff06e65 /* EPLD (switches, board ID, LEDs) area */ |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 178 | |
| 179 | /* Local bus SDRAM 128MB */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 180 | #define CONFIG_SYS_BR3_PRELIM 0xe0001861 /* port size ?bit */ |
| 181 | #define CONFIG_SYS_OR3_PRELIM 0xfc006cc0 /* 128MB local bus SDRAM area (1st half) */ |
| 182 | #define CONFIG_SYS_BR4_PRELIM 0xe4001861 /* port size ?bit */ |
| 183 | #define CONFIG_SYS_OR4_PRELIM 0xfc006cc0 /* 128MB local bus SDRAM area (2nd half) */ |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 184 | |
| 185 | /* Disk on Chip (DOC) 128MB */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 186 | #define CONFIG_SYS_BR5_PRELIM 0xe8001001 /* port size ?bit */ |
| 187 | #define CONFIG_SYS_OR5_PRELIM 0xf8006e65 /* 128MB local bus SDRAM area (2nd half) */ |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 188 | |
| 189 | /* LCD */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 190 | #define CONFIG_SYS_BR6_PRELIM 0xf4000801 /* port size ?bit */ |
| 191 | #define CONFIG_SYS_OR6_PRELIM 0xfff06e65 /* 128MB local bus SDRAM area (2nd half) */ |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 192 | |
| 193 | /* Control logic & misc peripherals */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 194 | #define CONFIG_SYS_BR7_PRELIM 0xf2000801 /* port size ?bit */ |
| 195 | #define CONFIG_SYS_OR7_PRELIM 0xfff06e65 /* 128MB local bus SDRAM area (2nd half) */ |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 196 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 197 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ |
| 198 | #define CONFIG_SYS_MAX_FLASH_SECT 131 /* sectors per device */ |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 199 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 200 | #undef CONFIG_SYS_FLASH_CHECKSUM |
| 201 | #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ |
| 202 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ |
Wolfgang Denk | 14d0a02 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 203 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ |
Becky Bruce | bf9a8c3 | 2008-11-05 14:55:35 -0600 | [diff] [blame] | 204 | #define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */ |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 205 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 206 | #define CONFIG_SYS_WRITE_SWAPPED_DATA |
| 207 | #define CONFIG_SYS_FLASH_EMPTY_INFO |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 208 | |
| 209 | #undef CONFIG_CLOCKS_IN_MHZ |
| 210 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 211 | #define CONFIG_SYS_INIT_RAM_LOCK 1 |
| 212 | #ifndef CONFIG_SYS_INIT_RAM_LOCK |
| 213 | #define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */ |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 214 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 215 | #define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */ |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 216 | #endif |
Wolfgang Denk | 553f098 | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 217 | #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 218 | |
Wolfgang Denk | 25ddd1f | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 219 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 220 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 221 | |
Paul Gortmaker | ecdc3df | 2015-10-17 16:40:31 -0400 | [diff] [blame] | 222 | #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */ |
Paul Gortmaker | 7229c3c | 2015-10-17 16:40:27 -0400 | [diff] [blame] | 223 | #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 224 | |
| 225 | /* Serial Port */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 226 | #define CONFIG_SYS_NS16550_SERIAL |
| 227 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
| 228 | #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 229 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 230 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 231 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} |
| 232 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 233 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) |
| 234 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 235 | |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 236 | /* |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 237 | * I2C |
| 238 | */ |
Heiko Schocher | 00f792e | 2012-10-24 13:48:22 +0200 | [diff] [blame] | 239 | #define CONFIG_SYS_I2C |
| 240 | #define CONFIG_SYS_I2C_FSL |
| 241 | #define CONFIG_SYS_FSL_I2C_SPEED 400000 |
| 242 | #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F |
| 243 | #define CONFIG_SYS_FSL_I2C_OFFSET 0x3100 |
| 244 | #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 245 | |
| 246 | /* |
| 247 | * RapidIO MMU |
| 248 | */ |
Kumar Gala | 7cee1df | 2011-01-04 17:48:51 -0600 | [diff] [blame] | 249 | #define CONFIG_SYS_SRIO1_MEM_BASE 0xc0000000 /* base address */ |
| 250 | #define CONFIG_SYS_SRIO1_MEM_PHYS CONFIG_SYS_SRIO1_MEM_BASE |
| 251 | #define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 128M */ |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 252 | |
| 253 | /* |
| 254 | * General PCI |
| 255 | * Addresses are mapped 1-1. |
| 256 | */ |
Kumar Gala | 46f3e38 | 2010-07-09 00:02:34 -0500 | [diff] [blame] | 257 | #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 |
| 258 | #define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BUS |
| 259 | #define CONFIG_SYS_PCIE1_MEM_VIRT CONFIG_SYS_PCIE1_MEM_BUS |
| 260 | #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ |
| 261 | #define CONFIG_SYS_PCIE1_IO_BUS 0xe2000000 |
| 262 | #define CONFIG_SYS_PCIE1_IO_PHYS CONFIG_SYS_PCIE1_IO_BUS |
| 263 | #define CONFIG_SYS_PCIE1_IO_VIRT CONFIG_SYS_PCIE1_IO_BUS |
| 264 | #define CONFIG_SYS_PCIE1_IO_SIZE 0x1000000 /* 16M */ |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 265 | |
Kumar Gala | 46f3e38 | 2010-07-09 00:02:34 -0500 | [diff] [blame] | 266 | #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000 |
| 267 | #define CONFIG_SYS_PCIE2_MEM_PHYS CONFIG_SYS_PCIE2_MEM_BUS |
| 268 | #define CONFIG_SYS_PCIE2_MEM_VIRT CONFIG_SYS_PCIE2_MEM_BUS |
| 269 | #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */ |
| 270 | #define CONFIG_SYS_PCIE2_IO_BUS 0xe3000000 |
| 271 | #define CONFIG_SYS_PCIE2_IO_PHYS CONFIG_SYS_PCIE2_IO_BUS |
| 272 | #define CONFIG_SYS_PCIE2_IO_VIRT CONFIG_SYS_PCIE2_IO_BUS |
| 273 | #define CONFIG_SYS_PCIE2_IO_SIZE 0x1000000 /* 16M */ |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 274 | |
| 275 | #if defined(CONFIG_PCI) |
| 276 | |
| 277 | #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
| 278 | |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 279 | #undef CONFIG_EEPRO100 |
| 280 | #undef CONFIG_TULIP |
| 281 | |
| 282 | #if !defined(CONFIG_PCI_PNP) |
| 283 | #define PCI_ENET0_IOADDR 0xe0000000 |
| 284 | #define PCI_ENET0_MEMADDR 0xe0000000 |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 285 | #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 286 | #endif |
| 287 | |
| 288 | #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
| 289 | |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 290 | #ifdef CONFIG_SCSI_AHCI |
| 291 | #define CONFIG_SATA_ULI5288 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 292 | #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4 |
| 293 | #define CONFIG_SYS_SCSI_MAX_LUN 1 |
| 294 | #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN) |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 295 | #endif |
| 296 | |
| 297 | #endif /* CONFIG_PCI */ |
| 298 | |
| 299 | #if defined(CONFIG_TSEC_ENET) |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 300 | #define CONFIG_TSEC1 1 |
| 301 | #define CONFIG_TSEC1_NAME "eTSEC1" |
| 302 | #define CONFIG_TSEC2 1 |
| 303 | #define CONFIG_TSEC2_NAME "eTSEC2" |
| 304 | #define CONFIG_TSEC3 1 |
| 305 | #define CONFIG_TSEC3_NAME "eTSEC3" |
| 306 | #define CONFIG_TSEC4 1 |
| 307 | #define CONFIG_TSEC4_NAME "eTSEC4" |
| 308 | |
| 309 | #define TSEC1_PHY_ADDR 0x1F |
| 310 | #define TSEC2_PHY_ADDR 0x00 |
| 311 | #define TSEC3_PHY_ADDR 0x01 |
| 312 | #define TSEC4_PHY_ADDR 0x02 |
| 313 | #define TSEC1_PHYIDX 0 |
| 314 | #define TSEC2_PHYIDX 0 |
| 315 | #define TSEC3_PHYIDX 0 |
| 316 | #define TSEC4_PHYIDX 0 |
Andy Fleming | 3a79013 | 2007-08-15 20:03:25 -0500 | [diff] [blame] | 317 | #define TSEC1_FLAGS TSEC_GIGABIT |
| 318 | #define TSEC2_FLAGS TSEC_GIGABIT |
| 319 | #define TSEC3_FLAGS TSEC_GIGABIT |
| 320 | #define TSEC4_FLAGS TSEC_GIGABIT |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 321 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 322 | #define CONFIG_SYS_TBIPA_VALUE 0x1e /* Set TBI address not to conflict with TSEC1_PHY_ADDR */ |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 323 | |
| 324 | #define CONFIG_ETHPRIME "eTSEC1" |
| 325 | |
| 326 | #endif /* CONFIG_TSEC_ENET */ |
| 327 | |
| 328 | /* |
| 329 | * BAT0 2G Cacheable, non-guarded |
| 330 | * 0x0000_0000 2G DDR |
| 331 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 332 | #define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE) |
| 333 | #define CONFIG_SYS_DBAT0U (BATU_BL_2G | BATU_VS | BATU_VP) |
| 334 | #define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE ) |
| 335 | #define CONFIG_SYS_IBAT0U CONFIG_SYS_DBAT0U |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 336 | |
| 337 | /* |
| 338 | * BAT1 1G Cache-inhibited, guarded |
| 339 | * 0x8000_0000 512M PCI-Express 1 Memory |
| 340 | * 0xa000_0000 512M PCI-Express 2 Memory |
| 341 | * Changed it for operating from 0xd0000000 |
| 342 | */ |
Kumar Gala | 46f3e38 | 2010-07-09 00:02:34 -0500 | [diff] [blame] | 343 | #define CONFIG_SYS_DBAT1L ( CONFIG_SYS_PCIE1_MEM_PHYS | BATL_PP_RW \ |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 344 | | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) |
Kumar Gala | 46f3e38 | 2010-07-09 00:02:34 -0500 | [diff] [blame] | 345 | #define CONFIG_SYS_DBAT1U (CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_256M | BATU_VS | BATU_VP) |
| 346 | #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCIE1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 347 | #define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 348 | |
| 349 | /* |
| 350 | * BAT2 512M Cache-inhibited, guarded |
| 351 | * 0xc000_0000 512M RapidIO Memory |
| 352 | */ |
Kumar Gala | 7cee1df | 2011-01-04 17:48:51 -0600 | [diff] [blame] | 353 | #define CONFIG_SYS_DBAT2L (CONFIG_SYS_SRIO1_MEM_BASE | BATL_PP_RW \ |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 354 | | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) |
Kumar Gala | 7cee1df | 2011-01-04 17:48:51 -0600 | [diff] [blame] | 355 | #define CONFIG_SYS_DBAT2U (CONFIG_SYS_SRIO1_MEM_BASE | BATU_BL_512M | BATU_VS | BATU_VP) |
| 356 | #define CONFIG_SYS_IBAT2L (CONFIG_SYS_SRIO1_MEM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 357 | #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 358 | |
| 359 | /* |
| 360 | * BAT3 4M Cache-inhibited, guarded |
| 361 | * 0xf800_0000 4M CCSR |
| 362 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 363 | #define CONFIG_SYS_DBAT3L ( CONFIG_SYS_CCSRBAR | BATL_PP_RW \ |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 364 | | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 365 | #define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_4M | BATU_VS | BATU_VP) |
| 366 | #define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT) |
| 367 | #define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 368 | |
Jon Loeliger | f698738 | 2008-11-20 14:02:56 -0600 | [diff] [blame] | 369 | #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR) |
| 370 | #define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \ |
| 371 | | BATL_PP_RW | BATL_CACHEINHIBIT \ |
| 372 | | BATL_GUARDEDSTORAGE) |
| 373 | #define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \ |
| 374 | | BATU_BL_1M | BATU_VS | BATU_VP) |
| 375 | #define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \ |
| 376 | | BATL_PP_RW | BATL_CACHEINHIBIT) |
| 377 | #define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU |
| 378 | #endif |
| 379 | |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 380 | /* |
| 381 | * BAT4 32M Cache-inhibited, guarded |
| 382 | * 0xe200_0000 16M PCI-Express 1 I/O |
| 383 | * 0xe300_0000 16M PCI-Express 2 I/0 |
| 384 | * Note that this is at 0xe0000000 |
| 385 | */ |
Kumar Gala | 46f3e38 | 2010-07-09 00:02:34 -0500 | [diff] [blame] | 386 | #define CONFIG_SYS_DBAT4L ( CONFIG_SYS_PCIE1_IO_PHYS | BATL_PP_RW \ |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 387 | | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) |
Kumar Gala | 46f3e38 | 2010-07-09 00:02:34 -0500 | [diff] [blame] | 388 | #define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_32M | BATU_VS | BATU_VP) |
| 389 | #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCIE1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 390 | #define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 391 | |
| 392 | /* |
| 393 | * BAT5 128K Cacheable, non-guarded |
| 394 | * 0xe401_0000 128K Init RAM for stack in the CPU DCache (no backing memory) |
| 395 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 396 | #define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE) |
| 397 | #define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) |
| 398 | #define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L |
| 399 | #define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 400 | |
| 401 | /* |
| 402 | * BAT6 32M Cache-inhibited, guarded |
| 403 | * 0xfe00_0000 32M FLASH |
| 404 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 405 | #define CONFIG_SYS_DBAT6L ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATL_PP_RW \ |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 406 | | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 407 | #define CONFIG_SYS_DBAT6U ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATU_BL_32M | BATU_VS | BATU_VP) |
| 408 | #define CONFIG_SYS_IBAT6L ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATL_PP_RW | BATL_MEMCOHERENCE) |
| 409 | #define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 410 | |
Becky Bruce | bf9a8c3 | 2008-11-05 14:55:35 -0600 | [diff] [blame] | 411 | /* Map the last 1M of flash where we're running from reset */ |
| 412 | #define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \ |
| 413 | | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) |
Wolfgang Denk | 14d0a02 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 414 | #define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP) |
Becky Bruce | bf9a8c3 | 2008-11-05 14:55:35 -0600 | [diff] [blame] | 415 | #define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \ |
| 416 | | BATL_MEMCOHERENCE) |
| 417 | #define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY |
| 418 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 419 | #define CONFIG_SYS_DBAT7L 0x00000000 |
| 420 | #define CONFIG_SYS_DBAT7U 0x00000000 |
| 421 | #define CONFIG_SYS_IBAT7L 0x00000000 |
| 422 | #define CONFIG_SYS_IBAT7U 0x00000000 |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 423 | |
| 424 | /* |
| 425 | * Environment |
| 426 | */ |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 427 | |
| 428 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 429 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 430 | |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 431 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 432 | |
| 433 | /* |
| 434 | * Miscellaneous configurable options |
| 435 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 436 | #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 437 | |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 438 | /* |
| 439 | * For booting Linux, the board info and command line data |
| 440 | * have to be in the first 8 MB of memory, since this is |
| 441 | * the maximum mapped by the Linux kernel during initialization. |
| 442 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 443 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 444 | |
| 445 | /* Cache Configuration */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 446 | #define CONFIG_SYS_DCACHE_SIZE 32768 |
| 447 | #define CONFIG_SYS_CACHELINE_SIZE 32 |
Jon Loeliger | 30b52df | 2007-08-15 11:55:35 -0500 | [diff] [blame] | 448 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 449 | #define CONFIG_SYS_CACHELINE_SHIFT 5 /*log base 2 of the above value*/ |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 450 | #endif |
| 451 | |
Jon Loeliger | 30b52df | 2007-08-15 11:55:35 -0500 | [diff] [blame] | 452 | #if defined(CONFIG_CMD_KGDB) |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 453 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 454 | #endif |
| 455 | |
| 456 | /* |
| 457 | * Environment Configuration |
| 458 | */ |
| 459 | |
Andy Fleming | 10327dc | 2007-08-16 16:35:02 -0500 | [diff] [blame] | 460 | #define CONFIG_HAS_ETH0 1 |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 461 | #define CONFIG_HAS_ETH1 1 |
| 462 | #define CONFIG_HAS_ETH2 1 |
| 463 | #define CONFIG_HAS_ETH3 1 |
| 464 | |
| 465 | #define CONFIG_IPADDR 192.168.0.50 |
| 466 | |
Mario Six | 5bc0543 | 2018-03-28 14:38:20 +0200 | [diff] [blame] | 467 | #define CONFIG_HOSTNAME "sbc8641d" |
Joe Hershberger | 8b3637c | 2011-10-13 13:03:47 +0000 | [diff] [blame] | 468 | #define CONFIG_ROOTPATH "/opt/eldk/ppc_74xx" |
Joe Hershberger | b3f44c2 | 2011-10-13 13:03:48 +0000 | [diff] [blame] | 469 | #define CONFIG_BOOTFILE "uImage" |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 470 | |
| 471 | #define CONFIG_SERVERIP 192.168.0.2 |
| 472 | #define CONFIG_GATEWAYIP 192.168.0.1 |
| 473 | #define CONFIG_NETMASK 255.255.255.0 |
| 474 | |
| 475 | /* default location for tftp and bootm */ |
| 476 | #define CONFIG_LOADADDR 1000000 |
| 477 | |
Joe Hamman | c646bba | 2007-08-09 15:11:03 -0500 | [diff] [blame] | 478 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 479 | "netdev=eth0\0" \ |
| 480 | "consoledev=ttyS0\0" \ |
| 481 | "ramdiskaddr=2000000\0" \ |
| 482 | "ramdiskfile=uRamdisk\0" \ |
| 483 | "dtbaddr=400000\0" \ |
| 484 | "dtbfile=sbc8641d.dtb\0" \ |
| 485 | "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \ |
| 486 | "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \ |
| 487 | "maxcpus=1" |
| 488 | |
| 489 | #define CONFIG_NFSBOOTCOMMAND \ |
| 490 | "setenv bootargs root=/dev/nfs rw " \ |
| 491 | "nfsroot=$serverip:$rootpath " \ |
| 492 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ |
| 493 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 494 | "tftp $loadaddr $bootfile;" \ |
| 495 | "tftp $dtbaddr $dtbfile;" \ |
| 496 | "bootm $loadaddr - $dtbaddr" |
| 497 | |
| 498 | #define CONFIG_RAMBOOTCOMMAND \ |
| 499 | "setenv bootargs root=/dev/ram rw " \ |
| 500 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ |
| 501 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 502 | "tftp $ramdiskaddr $ramdiskfile;" \ |
| 503 | "tftp $loadaddr $bootfile;" \ |
| 504 | "tftp $dtbaddr $dtbfile;" \ |
| 505 | "bootm $loadaddr $ramdiskaddr $dtbaddr" |
| 506 | |
| 507 | #define CONFIG_FLASHBOOTCOMMAND \ |
| 508 | "setenv bootargs root=/dev/ram rw " \ |
| 509 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ |
| 510 | "console=$consoledev,$baudrate $othbootargs;" \ |
| 511 | "bootm ffd00000 ffb00000 ffa00000" |
| 512 | |
| 513 | #define CONFIG_BOOTCOMMAND CONFIG_FLASHBOOTCOMMAND |
| 514 | |
| 515 | #endif /* __CONFIG_H */ |