blob: f34090f9cc9999a9453d3f088af36b8d90e46f44 [file] [log] [blame]
Lokesh Vutlac2562d72019-06-13 10:29:42 +05301// SPDX-License-Identifier: GPL-2.0+
2/*
3 * J721E: SoC specific initialization
4 *
5 * Copyright (C) 2018-2019 Texas Instruments Incorporated - http://www.ti.com/
6 * Lokesh Vutla <lokeshvutla@ti.com>
7 */
8
9#include <common.h>
10#include <spl.h>
11#include <asm/io.h>
12#include <asm/armv7_mpu.h>
Lokesh Vutla0a704922019-06-13 10:29:43 +053013#include <asm/arch/hardware.h>
Andreas Dannenberg9d1303b2019-06-13 10:29:47 +053014#include <asm/arch/sysfw-loader.h>
Lokesh Vutlac2562d72019-06-13 10:29:42 +053015#include "common.h"
Lokesh Vutla9c0ff862019-06-13 10:29:46 +053016#include <asm/arch/sys_proto.h>
17#include <linux/soc/ti/ti_sci_protocol.h>
Andreas Dannenberg9d1303b2019-06-13 10:29:47 +053018#include <dm.h>
19#include <dm/uclass-internal.h>
20#include <dm/pinctrl.h>
Faiz Abbasd45ffb72020-02-26 13:44:36 +053021#include <mmc.h>
Keerthy3ab34bc2020-02-12 13:55:04 +053022#include <remoteproc.h>
Lokesh Vutlac2562d72019-06-13 10:29:42 +053023
24#ifdef CONFIG_SPL_BUILD
Andrew F. Davisea70da12020-01-10 14:35:21 -050025#ifdef CONFIG_K3_LOAD_SYSFW
26#ifdef CONFIG_TI_SECURE_DEVICE
27struct fwl_data cbass_hc_cfg0_fwls[] = {
28 { "PCIE0_CFG", 2560, 8 },
29 { "PCIE1_CFG", 2561, 8 },
30 { "USB3SS0_CORE", 2568, 4 },
31 { "USB3SS1_CORE", 2570, 4 },
32 { "EMMC8SS0_CFG", 2576, 4 },
33 { "UFS_HCI0_CFG", 2580, 4 },
34 { "SERDES0", 2584, 1 },
35 { "SERDES1", 2585, 1 },
36}, cbass_hc0_fwls[] = {
37 { "PCIE0_HP", 2528, 24 },
38 { "PCIE0_LP", 2529, 24 },
39 { "PCIE1_HP", 2530, 24 },
40 { "PCIE1_LP", 2531, 24 },
41}, cbass_rc_cfg0_fwls[] = {
42 { "EMMCSD4SS0_CFG", 2380, 4 },
43}, cbass_rc0_fwls[] = {
44 { "GPMC0", 2310, 8 },
45}, infra_cbass0_fwls[] = {
46 { "PLL_MMR0", 8, 26 },
47 { "CTRL_MMR0", 9, 16 },
48}, mcu_cbass0_fwls[] = {
49 { "MCU_R5FSS0_CORE0", 1024, 4 },
50 { "MCU_R5FSS0_CORE0_CFG", 1025, 2 },
51 { "MCU_R5FSS0_CORE1", 1028, 4 },
52 { "MCU_FSS0_CFG", 1032, 12 },
53 { "MCU_FSS0_S1", 1033, 8 },
54 { "MCU_FSS0_S0", 1036, 8 },
55 { "MCU_PSROM49152X32", 1048, 1 },
56 { "MCU_MSRAM128KX64", 1050, 8 },
57 { "MCU_CTRL_MMR0", 1200, 8 },
58 { "MCU_PLL_MMR0", 1201, 3 },
59 { "MCU_CPSW0", 1220, 2 },
60}, wkup_cbass0_fwls[] = {
61 { "WKUP_CTRL_MMR0", 131, 16 },
62};
63#endif
64#endif
65
Andreas Dannenbergb73fcbc2019-06-13 10:29:44 +053066static void mmr_unlock(u32 base, u32 partition)
67{
68 /* Translate the base address */
69 phys_addr_t part_base = base + partition * CTRL_MMR0_PARTITION_SIZE;
70
71 /* Unlock the requested partition if locked using two-step sequence */
72 writel(CTRLMMR_LOCK_KICK0_UNLOCK_VAL, part_base + CTRLMMR_LOCK_KICK0);
73 writel(CTRLMMR_LOCK_KICK1_UNLOCK_VAL, part_base + CTRLMMR_LOCK_KICK1);
74}
75
76static void ctrl_mmr_unlock(void)
77{
78 /* Unlock all WKUP_CTRL_MMR0 module registers */
79 mmr_unlock(WKUP_CTRL_MMR0_BASE, 0);
80 mmr_unlock(WKUP_CTRL_MMR0_BASE, 1);
81 mmr_unlock(WKUP_CTRL_MMR0_BASE, 2);
82 mmr_unlock(WKUP_CTRL_MMR0_BASE, 3);
83 mmr_unlock(WKUP_CTRL_MMR0_BASE, 4);
84 mmr_unlock(WKUP_CTRL_MMR0_BASE, 6);
85 mmr_unlock(WKUP_CTRL_MMR0_BASE, 7);
86
87 /* Unlock all MCU_CTRL_MMR0 module registers */
88 mmr_unlock(MCU_CTRL_MMR0_BASE, 0);
89 mmr_unlock(MCU_CTRL_MMR0_BASE, 1);
90 mmr_unlock(MCU_CTRL_MMR0_BASE, 2);
91 mmr_unlock(MCU_CTRL_MMR0_BASE, 3);
92 mmr_unlock(MCU_CTRL_MMR0_BASE, 4);
93
94 /* Unlock all CTRL_MMR0 module registers */
95 mmr_unlock(CTRL_MMR0_BASE, 0);
96 mmr_unlock(CTRL_MMR0_BASE, 1);
97 mmr_unlock(CTRL_MMR0_BASE, 2);
98 mmr_unlock(CTRL_MMR0_BASE, 3);
99 mmr_unlock(CTRL_MMR0_BASE, 4);
100 mmr_unlock(CTRL_MMR0_BASE, 5);
101 mmr_unlock(CTRL_MMR0_BASE, 6);
102 mmr_unlock(CTRL_MMR0_BASE, 7);
103}
104
Faiz Abbasd45ffb72020-02-26 13:44:36 +0530105#if defined(CONFIG_K3_LOAD_SYSFW)
106void k3_mmc_stop_clock(void)
107{
108 if (spl_boot_device() == BOOT_DEVICE_MMC1) {
109 struct mmc *mmc = find_mmc_device(0);
110
111 if (!mmc)
112 return;
113
114 mmc->saved_clock = mmc->clock;
115 mmc_set_clock(mmc, 0, true);
116 }
117}
118
119void k3_mmc_restart_clock(void)
120{
121 if (spl_boot_device() == BOOT_DEVICE_MMC1) {
122 struct mmc *mmc = find_mmc_device(0);
123
124 if (!mmc)
125 return;
126
127 mmc_set_clock(mmc, mmc->saved_clock, false);
128 }
129}
130#endif
131
Andreas Dannenbergf94a07c2019-06-13 10:29:45 +0530132/*
133 * This uninitialized global variable would normal end up in the .bss section,
134 * but the .bss is cleared between writing and reading this variable, so move
135 * it to the .data section.
136 */
137u32 bootindex __attribute__((section(".data")));
138
139static void store_boot_index_from_rom(void)
140{
141 bootindex = *(u32 *)(CONFIG_SYS_K3_BOOT_PARAM_TABLE_INDEX);
142}
143
Lokesh Vutlac2562d72019-06-13 10:29:42 +0530144void board_init_f(ulong dummy)
145{
Lokesh Vutla22b54802019-10-07 19:26:38 +0530146#if defined(CONFIG_K3_J721E_DDRSS) || defined(CONFIG_K3_LOAD_SYSFW)
Andreas Dannenberg9d1303b2019-06-13 10:29:47 +0530147 struct udevice *dev;
148 int ret;
149#endif
Lokesh Vutlac2562d72019-06-13 10:29:42 +0530150 /*
Andreas Dannenbergf94a07c2019-06-13 10:29:45 +0530151 * Cannot delay this further as there is a chance that
152 * K3_BOOT_PARAM_TABLE_INDEX can be over written by SPL MALLOC section.
Lokesh Vutlac2562d72019-06-13 10:29:42 +0530153 */
Andreas Dannenbergf94a07c2019-06-13 10:29:45 +0530154 store_boot_index_from_rom();
Lokesh Vutlac2562d72019-06-13 10:29:42 +0530155
Andreas Dannenbergb73fcbc2019-06-13 10:29:44 +0530156 /* Make all control module registers accessible */
157 ctrl_mmr_unlock();
158
Lokesh Vutlac2562d72019-06-13 10:29:42 +0530159#ifdef CONFIG_CPU_V7R
Lokesh Vutla40109f42019-12-31 15:49:55 +0530160 disable_linefill_optimization();
Lokesh Vutlac2562d72019-06-13 10:29:42 +0530161 setup_k3_mpu_regions();
162#endif
163
164 /* Init DM early */
165 spl_early_init();
166
Andreas Dannenberg9d1303b2019-06-13 10:29:47 +0530167#ifdef CONFIG_K3_LOAD_SYSFW
168 /*
169 * Process pinctrl for the serial0 a.k.a. MCU_UART0 module and continue
170 * regardless of the result of pinctrl. Do this without probing the
171 * device, but instead by searching the device that would request the
172 * given sequence number if probed. The UART will be used by the system
173 * firmware (SYSFW) image for various purposes and SYSFW depends on us
174 * to initialize its pin settings.
175 */
176 ret = uclass_find_device_by_seq(UCLASS_SERIAL, 0, true, &dev);
177 if (!ret)
178 pinctrl_select_state(dev, "default");
179
180 /*
181 * Load, start up, and configure system controller firmware. Provide
182 * the U-Boot console init function to the SYSFW post-PM configuration
183 * callback hook, effectively switching on (or over) the console
184 * output.
185 */
Faiz Abbasd45ffb72020-02-26 13:44:36 +0530186 k3_sysfw_loader(k3_mmc_stop_clock, k3_mmc_restart_clock);
187
188 /* Prepare console output */
189 preloader_console_init();
Andrew F. Davisea70da12020-01-10 14:35:21 -0500190
191 /* Disable ROM configured firewalls right after loading sysfw */
192#ifdef CONFIG_TI_SECURE_DEVICE
193 remove_fwl_configs(cbass_hc_cfg0_fwls, ARRAY_SIZE(cbass_hc_cfg0_fwls));
194 remove_fwl_configs(cbass_hc0_fwls, ARRAY_SIZE(cbass_hc0_fwls));
195 remove_fwl_configs(cbass_rc_cfg0_fwls, ARRAY_SIZE(cbass_rc_cfg0_fwls));
196 remove_fwl_configs(cbass_rc0_fwls, ARRAY_SIZE(cbass_rc0_fwls));
197 remove_fwl_configs(infra_cbass0_fwls, ARRAY_SIZE(infra_cbass0_fwls));
198 remove_fwl_configs(mcu_cbass0_fwls, ARRAY_SIZE(mcu_cbass0_fwls));
199 remove_fwl_configs(wkup_cbass0_fwls, ARRAY_SIZE(wkup_cbass0_fwls));
200#endif
Andreas Dannenberg9d1303b2019-06-13 10:29:47 +0530201#else
Lokesh Vutlac2562d72019-06-13 10:29:42 +0530202 /* Prepare console output */
203 preloader_console_init();
Andreas Dannenberg9d1303b2019-06-13 10:29:47 +0530204#endif
Lokesh Vutla22b54802019-10-07 19:26:38 +0530205
Lokesh Vutla6e44aeb2020-03-10 16:50:58 +0530206 /* Output System Firmware version info */
207 k3_sysfw_print_ver();
208
Andreas Dannenberg643eb6e2020-01-07 13:15:54 +0530209 /* Perform EEPROM-based board detection */
210 do_board_detect();
211
Keerthy7b134932019-10-24 15:00:53 +0530212#if defined(CONFIG_CPU_V7R) && defined(CONFIG_K3_AVS0)
213 ret = uclass_get_device_by_driver(UCLASS_MISC, DM_GET_DRIVER(k3_avs),
214 &dev);
215 if (ret)
216 printf("AVS init failed: %d\n", ret);
217#endif
218
Lokesh Vutla22b54802019-10-07 19:26:38 +0530219#if defined(CONFIG_K3_J721E_DDRSS)
220 ret = uclass_get_device(UCLASS_RAM, 0, &dev);
221 if (ret)
222 panic("DRAM init failed: %d\n", ret);
223#endif
Lokesh Vutlac2562d72019-06-13 10:29:42 +0530224}
Lokesh Vutla0a704922019-06-13 10:29:43 +0530225
226u32 spl_boot_mode(const u32 boot_device)
227{
228 switch (boot_device) {
229 case BOOT_DEVICE_MMC1:
230 return MMCSD_MODE_EMMCBOOT;
231 case BOOT_DEVICE_MMC2:
232 return MMCSD_MODE_FS;
233 default:
234 return MMCSD_MODE_RAW;
235 }
236}
237
238static u32 __get_primary_bootmedia(u32 main_devstat, u32 wkup_devstat)
239{
240
241 u32 bootmode = (wkup_devstat & WKUP_DEVSTAT_PRIMARY_BOOTMODE_MASK) >>
242 WKUP_DEVSTAT_PRIMARY_BOOTMODE_SHIFT;
243
244 bootmode |= (main_devstat & MAIN_DEVSTAT_BOOT_MODE_B_MASK) <<
245 BOOT_MODE_B_SHIFT;
246
247 if (bootmode == BOOT_DEVICE_OSPI || bootmode == BOOT_DEVICE_QSPI)
248 bootmode = BOOT_DEVICE_SPI;
249
250 if (bootmode == BOOT_DEVICE_MMC2) {
251 u32 port = (main_devstat &
252 MAIN_DEVSTAT_PRIM_BOOTMODE_MMC_PORT_MASK) >>
253 MAIN_DEVSTAT_PRIM_BOOTMODE_PORT_SHIFT;
254 if (port == 0x0)
255 bootmode = BOOT_DEVICE_MMC1;
256 }
257
258 return bootmode;
259}
260
261u32 spl_boot_device(void)
262{
263 u32 wkup_devstat = readl(CTRLMMR_WKUP_DEVSTAT);
264 u32 main_devstat;
265
266 if (wkup_devstat & WKUP_DEVSTAT_MCU_OMLY_MASK) {
267 printf("ERROR: MCU only boot is not yet supported\n");
268 return BOOT_DEVICE_RAM;
269 }
270
271 /* MAIN CTRL MMR can only be read if MCU ONLY is 0 */
272 main_devstat = readl(CTRLMMR_MAIN_DEVSTAT);
273
274 /* ToDo: Add support for backup boot media */
275 return __get_primary_bootmedia(main_devstat, wkup_devstat);
276}
Lokesh Vutlac2562d72019-06-13 10:29:42 +0530277#endif
Lokesh Vutla9c0ff862019-06-13 10:29:46 +0530278
279#ifdef CONFIG_SYS_K3_SPL_ATF
280
281#define J721E_DEV_MCU_RTI0 262
282#define J721E_DEV_MCU_RTI1 263
283#define J721E_DEV_MCU_ARMSS0_CPU0 250
284#define J721E_DEV_MCU_ARMSS0_CPU1 251
285
286void release_resources_for_core_shutdown(void)
287{
288 struct ti_sci_handle *ti_sci;
289 struct ti_sci_dev_ops *dev_ops;
290 struct ti_sci_proc_ops *proc_ops;
291 int ret;
292 u32 i;
293
294 const u32 put_device_ids[] = {
295 J721E_DEV_MCU_RTI0,
296 J721E_DEV_MCU_RTI1,
297 };
298
299 ti_sci = get_ti_sci_handle();
300 dev_ops = &ti_sci->ops.dev_ops;
301 proc_ops = &ti_sci->ops.proc_ops;
302
303 /* Iterate through list of devices to put (shutdown) */
304 for (i = 0; i < ARRAY_SIZE(put_device_ids); i++) {
305 u32 id = put_device_ids[i];
306
307 ret = dev_ops->put_device(ti_sci, id);
308 if (ret)
309 panic("Failed to put device %u (%d)\n", id, ret);
310 }
311
312 const u32 put_core_ids[] = {
313 J721E_DEV_MCU_ARMSS0_CPU1,
314 J721E_DEV_MCU_ARMSS0_CPU0, /* Handle CPU0 after CPU1 */
315 };
316
317 /* Iterate through list of cores to put (shutdown) */
318 for (i = 0; i < ARRAY_SIZE(put_core_ids); i++) {
319 u32 id = put_core_ids[i];
320
321 /*
322 * Queue up the core shutdown request. Note that this call
323 * needs to be followed up by an actual invocation of an WFE
324 * or WFI CPU instruction.
325 */
326 ret = proc_ops->proc_shutdown_no_wait(ti_sci, id);
327 if (ret)
328 panic("Failed sending core %u shutdown message (%d)\n",
329 id, ret);
330 }
331}
332#endif
Keerthy3ab34bc2020-02-12 13:55:04 +0530333
334#ifdef CONFIG_SYS_K3_SPL_ATF
335void start_non_linux_remote_cores(void)
336{
337 int size = 0, ret;
338 u32 loadaddr = 0;
339
340 size = load_firmware("name_mainr5f0_0fw", "addr_mainr5f0_0load",
341 &loadaddr);
342 if (size <= 0)
343 goto err_load;
344
345 /* assuming remoteproc 2 is aliased for the needed remotecore */
346 ret = rproc_load(2, loadaddr, size);
347 if (ret) {
348 printf("Firmware failed to start on rproc (%d)\n", ret);
349 goto err_load;
350 }
351
352 ret = rproc_start(2);
353 if (ret) {
354 printf("Firmware init failed on rproc (%d)\n", ret);
355 goto err_load;
356 }
357
358 printf("Remoteproc 2 started successfully\n");
359
360 return;
361
362err_load:
363 rproc_reset(2);
364}
365#endif