blob: 5dea3eb1be4e2c0e93bf6958a4ddf21b73ace419 [file] [log] [blame]
Lokesh Vutlaaaa449f2018-08-27 15:57:54 +05301// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Copyright (C) 2018 Texas Instruments Incorporated - http://www.ti.com/
4 *
5 * Texas Instruments' K3 SD Host Controller Interface
6 */
7
8#include <clk.h>
9#include <common.h>
10#include <dm.h>
11#include <malloc.h>
Faiz Abbasa759abf2021-02-04 15:10:53 +053012#include <mmc.h>
Lokesh Vutlaaaa449f2018-08-27 15:57:54 +053013#include <power-domain.h>
Faiz Abbasce142ff2019-06-11 00:43:38 +053014#include <regmap.h>
Lokesh Vutlaaaa449f2018-08-27 15:57:54 +053015#include <sdhci.h>
Faiz Abbas8c32b5f2021-02-04 15:10:50 +053016#include <soc.h>
Simon Glass336d4612020-02-03 07:36:16 -070017#include <dm/device_compat.h>
Simon Glasscd93d622020-05-10 11:40:13 -060018#include <linux/bitops.h>
Simon Glass61b29b82020-02-03 07:36:15 -070019#include <linux/err.h>
Lokesh Vutlaaaa449f2018-08-27 15:57:54 +053020
Faiz Abbasce142ff2019-06-11 00:43:38 +053021/* CTL_CFG Registers */
22#define CTL_CFG_2 0x14
23
24#define SLOTTYPE_MASK GENMASK(31, 30)
25#define SLOTTYPE_EMBEDDED BIT(30)
26
27/* PHY Registers */
28#define PHY_CTRL1 0x100
29#define PHY_CTRL2 0x104
30#define PHY_CTRL3 0x108
31#define PHY_CTRL4 0x10C
32#define PHY_CTRL5 0x110
33#define PHY_CTRL6 0x114
34#define PHY_STAT1 0x130
35#define PHY_STAT2 0x134
36
37#define IOMUX_ENABLE_SHIFT 31
38#define IOMUX_ENABLE_MASK BIT(IOMUX_ENABLE_SHIFT)
39#define OTAPDLYENA_SHIFT 20
40#define OTAPDLYENA_MASK BIT(OTAPDLYENA_SHIFT)
41#define OTAPDLYSEL_SHIFT 12
42#define OTAPDLYSEL_MASK GENMASK(15, 12)
43#define STRBSEL_SHIFT 24
Faiz Abbasa20008e2020-01-16 19:42:19 +053044#define STRBSEL_4BIT_MASK GENMASK(27, 24)
45#define STRBSEL_8BIT_MASK GENMASK(31, 24)
Faiz Abbasce142ff2019-06-11 00:43:38 +053046#define SEL50_SHIFT 8
47#define SEL50_MASK BIT(SEL50_SHIFT)
48#define SEL100_SHIFT 9
49#define SEL100_MASK BIT(SEL100_SHIFT)
Faiz Abbasa20008e2020-01-16 19:42:19 +053050#define FREQSEL_SHIFT 8
51#define FREQSEL_MASK GENMASK(10, 8)
Faiz Abbas194c3752021-02-04 15:10:52 +053052#define CLKBUFSEL_SHIFT 0
53#define CLKBUFSEL_MASK GENMASK(2, 0)
Faiz Abbasce142ff2019-06-11 00:43:38 +053054#define DLL_TRIM_ICP_SHIFT 4
55#define DLL_TRIM_ICP_MASK GENMASK(7, 4)
56#define DR_TY_SHIFT 20
57#define DR_TY_MASK GENMASK(22, 20)
58#define ENDLL_SHIFT 1
59#define ENDLL_MASK BIT(ENDLL_SHIFT)
60#define DLLRDY_SHIFT 0
61#define DLLRDY_MASK BIT(DLLRDY_SHIFT)
62#define PDB_SHIFT 0
63#define PDB_MASK BIT(PDB_SHIFT)
64#define CALDONE_SHIFT 1
65#define CALDONE_MASK BIT(CALDONE_SHIFT)
66#define RETRIM_SHIFT 17
67#define RETRIM_MASK BIT(RETRIM_SHIFT)
Faiz Abbasc9644472021-02-04 15:10:51 +053068#define SELDLYTXCLK_SHIFT 17
69#define SELDLYTXCLK_MASK BIT(SELDLYTXCLK_SHIFT)
70#define SELDLYRXCLK_SHIFT 16
71#define SELDLYRXCLK_MASK BIT(SELDLYRXCLK_SHIFT)
72#define ITAPDLYSEL_SHIFT 0
73#define ITAPDLYSEL_MASK GENMASK(4, 0)
74#define ITAPDLYENA_SHIFT 8
75#define ITAPDLYENA_MASK BIT(ITAPDLYENA_SHIFT)
76#define ITAPCHGWIN_SHIFT 9
77#define ITAPCHGWIN_MASK BIT(ITAPCHGWIN_SHIFT)
Faiz Abbasce142ff2019-06-11 00:43:38 +053078
79#define DRIVER_STRENGTH_50_OHM 0x0
80#define DRIVER_STRENGTH_33_OHM 0x1
81#define DRIVER_STRENGTH_66_OHM 0x2
82#define DRIVER_STRENGTH_100_OHM 0x3
83#define DRIVER_STRENGTH_40_OHM 0x4
84
Faiz Abbas3a1a0df2019-06-11 00:43:31 +053085#define AM654_SDHCI_MIN_FREQ 400000
Faiz Abbasc9644472021-02-04 15:10:51 +053086#define CLOCK_TOO_SLOW_HZ 50000000
Lokesh Vutlaaaa449f2018-08-27 15:57:54 +053087
Faiz Abbas3a1a0df2019-06-11 00:43:31 +053088struct am654_sdhci_plat {
Lokesh Vutlaaaa449f2018-08-27 15:57:54 +053089 struct mmc_config cfg;
90 struct mmc mmc;
Faiz Abbasce142ff2019-06-11 00:43:38 +053091 struct regmap *base;
92 bool non_removable;
Faiz Abbas7d6f45a2020-07-29 07:03:41 +053093 u32 otap_del_sel[MMC_MODES_END];
Faiz Abbasc9644472021-02-04 15:10:51 +053094 u32 itap_del_sel[MMC_MODES_END];
Faiz Abbasce142ff2019-06-11 00:43:38 +053095 u32 trm_icp;
96 u32 drv_strength;
Faiz Abbasa20008e2020-01-16 19:42:19 +053097 u32 strb_sel;
Faiz Abbas194c3752021-02-04 15:10:52 +053098 u32 clkbuf_sel;
Faiz Abbas794453f2019-06-13 10:29:51 +053099 u32 flags;
Faiz Abbas144e1312021-02-04 15:10:48 +0530100#define DLL_PRESENT BIT(0)
101#define IOMUX_PRESENT BIT(1)
102#define FREQSEL_2_BIT BIT(2)
103#define STRBSEL_4_BIT BIT(3)
Faiz Abbas5b29fd42021-02-04 15:10:49 +0530104#define DLL_CALIB BIT(4)
Lokesh Vutlaaaa449f2018-08-27 15:57:54 +0530105};
106
Faiz Abbasc7d106b2020-02-26 13:44:33 +0530107struct timing_data {
Faiz Abbasc9644472021-02-04 15:10:51 +0530108 const char *otap_binding;
109 const char *itap_binding;
Faiz Abbasc7d106b2020-02-26 13:44:33 +0530110 u32 capability;
111};
112
113static const struct timing_data td[] = {
Faiz Abbasc9644472021-02-04 15:10:51 +0530114 [MMC_LEGACY] = {"ti,otap-del-sel-legacy",
115 "ti,itap-del-sel-legacy",
116 0},
117 [MMC_HS] = {"ti,otap-del-sel-mmc-hs",
118 "ti,itap-del-sel-mms-hs",
119 MMC_CAP(MMC_HS)},
120 [SD_HS] = {"ti,otap-del-sel-sd-hs",
121 "ti,itap-del-sel-sd-hs",
122 MMC_CAP(SD_HS)},
123 [UHS_SDR12] = {"ti,otap-del-sel-sdr12",
124 "ti,itap-del-sel-sdr12",
125 MMC_CAP(UHS_SDR12)},
126 [UHS_SDR25] = {"ti,otap-del-sel-sdr25",
127 "ti,itap-del-sel-sdr25",
128 MMC_CAP(UHS_SDR25)},
129 [UHS_SDR50] = {"ti,otap-del-sel-sdr50",
130 NULL,
131 MMC_CAP(UHS_SDR50)},
132 [UHS_SDR104] = {"ti,otap-del-sel-sdr104",
133 NULL,
134 MMC_CAP(UHS_SDR104)},
135 [UHS_DDR50] = {"ti,otap-del-sel-ddr50",
136 NULL,
137 MMC_CAP(UHS_DDR50)},
138 [MMC_DDR_52] = {"ti,otap-del-sel-ddr52",
139 "ti,itap-del-sel-ddr52",
140 MMC_CAP(MMC_DDR_52)},
141 [MMC_HS_200] = {"ti,otap-del-sel-hs200",
142 NULL,
143 MMC_CAP(MMC_HS_200)},
144 [MMC_HS_400] = {"ti,otap-del-sel-hs400",
145 NULL,
146 MMC_CAP(MMC_HS_400)},
Faiz Abbasc7d106b2020-02-26 13:44:33 +0530147};
148
Faiz Abbasa20008e2020-01-16 19:42:19 +0530149struct am654_driver_data {
150 const struct sdhci_ops *ops;
151 u32 flags;
152};
153
Faiz Abbasf6058072019-06-11 00:43:41 +0530154static void am654_sdhci_set_control_reg(struct sdhci_host *host)
155{
156 struct mmc *mmc = (struct mmc *)host->mmc;
157 u32 reg;
158
159 if (IS_SD(host->mmc) &&
160 mmc->signal_voltage == MMC_SIGNAL_VOLTAGE_180) {
161 reg = sdhci_readw(host, SDHCI_HOST_CONTROL2);
162 reg |= SDHCI_CTRL_VDD_180;
163 sdhci_writew(host, reg, SDHCI_HOST_CONTROL2);
164 }
165
166 sdhci_set_uhs_timing(host);
167}
168
Faiz Abbasc9644472021-02-04 15:10:51 +0530169static int am654_sdhci_setup_dll(struct am654_sdhci_plat *plat,
170 unsigned int speed)
171{
172 int sel50, sel100, freqsel;
173 u32 mask, val;
174 int ret;
175
176 /* Disable delay chain mode */
177 regmap_update_bits(plat->base, PHY_CTRL5,
178 SELDLYTXCLK_MASK | SELDLYRXCLK_MASK, 0);
179
180 if (plat->flags & FREQSEL_2_BIT) {
181 switch (speed) {
182 case 200000000:
183 sel50 = 0;
184 sel100 = 0;
185 break;
186 case 100000000:
187 sel50 = 0;
188 sel100 = 1;
189 break;
190 default:
191 sel50 = 1;
192 sel100 = 0;
193 }
194
195 /* Configure PHY DLL frequency */
196 mask = SEL50_MASK | SEL100_MASK;
197 val = (sel50 << SEL50_SHIFT) | (sel100 << SEL100_SHIFT);
198 regmap_update_bits(plat->base, PHY_CTRL5, mask, val);
199 } else {
200 switch (speed) {
201 case 200000000:
202 freqsel = 0x0;
203 break;
204 default:
205 freqsel = 0x4;
206 }
207 regmap_update_bits(plat->base, PHY_CTRL5, FREQSEL_MASK,
208 freqsel << FREQSEL_SHIFT);
209 }
210
211 /* Configure DLL TRIM */
212 mask = DLL_TRIM_ICP_MASK;
213 val = plat->trm_icp << DLL_TRIM_ICP_SHIFT;
214
215 /* Configure DLL driver strength */
216 mask |= DR_TY_MASK;
217 val |= plat->drv_strength << DR_TY_SHIFT;
218 regmap_update_bits(plat->base, PHY_CTRL1, mask, val);
219
220 /* Enable DLL */
221 regmap_update_bits(plat->base, PHY_CTRL1, ENDLL_MASK,
222 0x1 << ENDLL_SHIFT);
223 /*
224 * Poll for DLL ready. Use a one second timeout.
225 * Works in all experiments done so far
226 */
227 ret = regmap_read_poll_timeout(plat->base, PHY_STAT1, val,
228 val & DLLRDY_MASK, 1000, 1000000);
229
230 return ret;
231}
232
233static void am654_sdhci_write_itapdly(struct am654_sdhci_plat *plat,
234 u32 itapdly)
235{
236 /* Set ITAPCHGWIN before writing to ITAPDLY */
237 regmap_update_bits(plat->base, PHY_CTRL4, ITAPCHGWIN_MASK,
238 1 << ITAPCHGWIN_SHIFT);
239 regmap_update_bits(plat->base, PHY_CTRL4, ITAPDLYSEL_MASK,
240 itapdly << ITAPDLYSEL_SHIFT);
241 regmap_update_bits(plat->base, PHY_CTRL4, ITAPCHGWIN_MASK, 0);
242}
243
244static void am654_sdhci_setup_delay_chain(struct am654_sdhci_plat *plat,
245 int mode)
246{
247 u32 mask, val;
248
249 val = 1 << SELDLYTXCLK_SHIFT | 1 << SELDLYRXCLK_SHIFT;
250 mask = SELDLYTXCLK_MASK | SELDLYRXCLK_MASK;
251 regmap_update_bits(plat->base, PHY_CTRL5, mask, val);
252
253 am654_sdhci_write_itapdly(plat, plat->itap_del_sel[mode]);
254}
255
Faiz Abbasce142ff2019-06-11 00:43:38 +0530256static int am654_sdhci_set_ios_post(struct sdhci_host *host)
257{
258 struct udevice *dev = host->mmc->dev;
Simon Glassc69cda22020-12-03 16:55:20 -0700259 struct am654_sdhci_plat *plat = dev_get_plat(dev);
Faiz Abbasce142ff2019-06-11 00:43:38 +0530260 unsigned int speed = host->mmc->clock;
Faiz Abbasc9644472021-02-04 15:10:51 +0530261 int mode = host->mmc->selected_mode;
Faiz Abbasc7d106b2020-02-26 13:44:33 +0530262 u32 otap_del_sel;
Faiz Abbasce142ff2019-06-11 00:43:38 +0530263 u32 mask, val;
264 int ret;
265
266 /* Reset SD Clock Enable */
267 val = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
268 val &= ~SDHCI_CLOCK_CARD_EN;
269 sdhci_writew(host, val, SDHCI_CLOCK_CONTROL);
270
Faiz Abbasc604e202021-02-04 15:10:47 +0530271 regmap_update_bits(plat->base, PHY_CTRL1, ENDLL_MASK, 0);
Faiz Abbasce142ff2019-06-11 00:43:38 +0530272
273 /* restart clock */
274 sdhci_set_clock(host->mmc, speed);
275
276 /* switch phy back on */
Faiz Abbasc9644472021-02-04 15:10:51 +0530277 otap_del_sel = plat->otap_del_sel[mode];
278 mask = OTAPDLYENA_MASK | OTAPDLYSEL_MASK;
279 val = (1 << OTAPDLYENA_SHIFT) |
280 (otap_del_sel << OTAPDLYSEL_SHIFT);
Faiz Abbasa20008e2020-01-16 19:42:19 +0530281
Faiz Abbasc9644472021-02-04 15:10:51 +0530282 /* Write to STRBSEL for HS400 speed mode */
283 if (host->mmc->selected_mode == MMC_HS_400) {
284 if (plat->flags & STRBSEL_4_BIT)
285 mask |= STRBSEL_4BIT_MASK;
286 else
287 mask |= STRBSEL_8BIT_MASK;
Faiz Abbasa20008e2020-01-16 19:42:19 +0530288
Faiz Abbasc9644472021-02-04 15:10:51 +0530289 val |= plat->strb_sel << STRBSEL_SHIFT;
290 }
Faiz Abbasce142ff2019-06-11 00:43:38 +0530291
Faiz Abbasc9644472021-02-04 15:10:51 +0530292 regmap_update_bits(plat->base, PHY_CTRL4, mask, val);
Faiz Abbasa20008e2020-01-16 19:42:19 +0530293
Faiz Abbasc9644472021-02-04 15:10:51 +0530294 if (mode > UHS_SDR25 && speed >= CLOCK_TOO_SLOW_HZ) {
295 ret = am654_sdhci_setup_dll(plat, speed);
Faiz Abbasce142ff2019-06-11 00:43:38 +0530296 if (ret)
297 return ret;
Faiz Abbasc9644472021-02-04 15:10:51 +0530298 } else {
299 am654_sdhci_setup_delay_chain(plat, mode);
Faiz Abbasce142ff2019-06-11 00:43:38 +0530300 }
301
Faiz Abbas194c3752021-02-04 15:10:52 +0530302 regmap_update_bits(plat->base, PHY_CTRL5, CLKBUFSEL_MASK,
303 plat->clkbuf_sel);
304
Faiz Abbasce142ff2019-06-11 00:43:38 +0530305 return 0;
306}
307
Faiz Abbasce142ff2019-06-11 00:43:38 +0530308int am654_sdhci_init(struct am654_sdhci_plat *plat)
309{
310 u32 ctl_cfg_2 = 0;
311 u32 mask, val;
312 int ret;
313
314 /* Reset OTAP to default value */
315 mask = OTAPDLYENA_MASK | OTAPDLYSEL_MASK;
316 regmap_update_bits(plat->base, PHY_CTRL4, mask, 0x0);
317
Faiz Abbas5b29fd42021-02-04 15:10:49 +0530318 if (plat->flags & DLL_CALIB) {
Faiz Abbas794453f2019-06-13 10:29:51 +0530319 regmap_read(plat->base, PHY_STAT1, &val);
320 if (~val & CALDONE_MASK) {
321 /* Calibrate IO lines */
322 regmap_update_bits(plat->base, PHY_CTRL1, PDB_MASK,
323 PDB_MASK);
324 ret = regmap_read_poll_timeout(plat->base, PHY_STAT1,
325 val, val & CALDONE_MASK,
326 1, 20);
327 if (ret)
328 return ret;
329 }
Faiz Abbasce142ff2019-06-11 00:43:38 +0530330 }
331
Faiz Abbasce142ff2019-06-11 00:43:38 +0530332 /* Enable pins by setting IO mux to 0 */
Faiz Abbasa20008e2020-01-16 19:42:19 +0530333 if (plat->flags & IOMUX_PRESENT)
334 regmap_update_bits(plat->base, PHY_CTRL1, IOMUX_ENABLE_MASK, 0);
Faiz Abbasce142ff2019-06-11 00:43:38 +0530335
336 /* Set slot type based on SD or eMMC */
337 if (plat->non_removable)
338 ctl_cfg_2 = SLOTTYPE_EMBEDDED;
339
340 regmap_update_bits(plat->base, CTL_CFG_2, SLOTTYPE_MASK, ctl_cfg_2);
341
342 return 0;
343}
344
Faiz Abbasa8512132020-02-26 13:44:34 +0530345#define MAX_SDCD_DEBOUNCE_TIME 2000
346static int am654_sdhci_deferred_probe(struct sdhci_host *host)
347{
348 struct udevice *dev = host->mmc->dev;
Simon Glassc69cda22020-12-03 16:55:20 -0700349 struct am654_sdhci_plat *plat = dev_get_plat(dev);
Faiz Abbasa8512132020-02-26 13:44:34 +0530350 unsigned long start;
351 int val;
352
353 /*
354 * The controller takes about 1 second to debounce the card detect line
355 * and doesn't let us power on until that time is up. Instead of waiting
356 * for 1 second at every stage, poll on the CARD_PRESENT bit upto a
357 * maximum of 2 seconds to be safe..
358 */
359 start = get_timer(0);
360 do {
361 if (get_timer(start) > MAX_SDCD_DEBOUNCE_TIME)
362 return -ENOMEDIUM;
363
364 val = mmc_getcd(host->mmc);
365 } while (!val);
366
367 am654_sdhci_init(plat);
368
369 return sdhci_probe(dev);
370}
371
Faiz Abbas27a87c82021-02-04 15:10:54 +0530372static void am654_sdhci_write_b(struct sdhci_host *host, u8 val, int reg)
373{
374 if (reg == SDHCI_HOST_CONTROL) {
375 switch (host->mmc->selected_mode) {
376 /*
377 * According to the data manual, HISPD bit
378 * should not be set in these speed modes.
379 */
380 case SD_HS:
381 case MMC_HS:
382 case UHS_SDR12:
383 case UHS_SDR25:
384 val &= ~SDHCI_CTRL_HISPD;
385 default:
386 break;
387 }
388 }
389
390 writeb(val, host->ioaddr + reg);
391}
Faiz Abbasa759abf2021-02-04 15:10:53 +0530392#ifdef MMC_SUPPORTS_TUNING
393#define ITAP_MAX 32
394static int am654_sdhci_execute_tuning(struct mmc *mmc, u8 opcode)
395{
396 struct udevice *dev = mmc->dev;
397 struct am654_sdhci_plat *plat = dev_get_plat(dev);
398 int cur_val, prev_val = 1, fail_len = 0, pass_window = 0, pass_len;
399 u32 itap;
400
401 /* Enable ITAPDLY */
402 regmap_update_bits(plat->base, PHY_CTRL4, ITAPDLYENA_MASK,
403 1 << ITAPDLYENA_SHIFT);
404
405 for (itap = 0; itap < ITAP_MAX; itap++) {
406 am654_sdhci_write_itapdly(plat, itap);
407
408 cur_val = !mmc_send_tuning(mmc, opcode, NULL);
409 if (cur_val && !prev_val)
410 pass_window = itap;
411
412 if (!cur_val)
413 fail_len++;
414
415 prev_val = cur_val;
416 }
417 /*
418 * Having determined the length of the failing window and start of
419 * the passing window calculate the length of the passing window and
420 * set the final value halfway through it considering the range as a
421 * circular buffer
422 */
423 pass_len = ITAP_MAX - fail_len;
424 itap = (pass_window + (pass_len >> 1)) % ITAP_MAX;
425 am654_sdhci_write_itapdly(plat, itap);
426
427 return 0;
428}
429#endif
Faiz Abbasa8512132020-02-26 13:44:34 +0530430const struct sdhci_ops am654_sdhci_ops = {
Faiz Abbasa759abf2021-02-04 15:10:53 +0530431#ifdef MMC_SUPPORTS_TUNING
432 .platform_execute_tuning = am654_sdhci_execute_tuning,
433#endif
Faiz Abbasa8512132020-02-26 13:44:34 +0530434 .deferred_probe = am654_sdhci_deferred_probe,
435 .set_ios_post = &am654_sdhci_set_ios_post,
436 .set_control_reg = &am654_sdhci_set_control_reg,
Faiz Abbas27a87c82021-02-04 15:10:54 +0530437 .write_b = am654_sdhci_write_b,
Faiz Abbasa8512132020-02-26 13:44:34 +0530438};
439
440const struct am654_driver_data am654_drv_data = {
441 .ops = &am654_sdhci_ops,
Faiz Abbas8c32b5f2021-02-04 15:10:50 +0530442 .flags = DLL_PRESENT | IOMUX_PRESENT | FREQSEL_2_BIT | STRBSEL_4_BIT,
443};
444
445const struct am654_driver_data am654_sr1_drv_data = {
446 .ops = &am654_sdhci_ops,
Faiz Abbas5b29fd42021-02-04 15:10:49 +0530447 .flags = IOMUX_PRESENT | FREQSEL_2_BIT | DLL_PRESENT | DLL_CALIB |
448 STRBSEL_4_BIT,
Faiz Abbasa8512132020-02-26 13:44:34 +0530449};
450
451const struct am654_driver_data j721e_8bit_drv_data = {
452 .ops = &am654_sdhci_ops,
Faiz Abbas5b29fd42021-02-04 15:10:49 +0530453 .flags = DLL_PRESENT | DLL_CALIB,
Faiz Abbasa8512132020-02-26 13:44:34 +0530454};
455
456static int j721e_4bit_sdhci_set_ios_post(struct sdhci_host *host)
457{
458 struct udevice *dev = host->mmc->dev;
Simon Glassc69cda22020-12-03 16:55:20 -0700459 struct am654_sdhci_plat *plat = dev_get_plat(dev);
Faiz Abbasa8512132020-02-26 13:44:34 +0530460 u32 otap_del_sel, mask, val;
461
462 otap_del_sel = plat->otap_del_sel[host->mmc->selected_mode];
463 mask = OTAPDLYENA_MASK | OTAPDLYSEL_MASK;
464 val = (1 << OTAPDLYENA_SHIFT) | (otap_del_sel << OTAPDLYSEL_SHIFT);
465 regmap_update_bits(plat->base, PHY_CTRL4, mask, val);
466
Faiz Abbas194c3752021-02-04 15:10:52 +0530467 regmap_update_bits(plat->base, PHY_CTRL5, CLKBUFSEL_MASK,
468 plat->clkbuf_sel);
469
Faiz Abbasa8512132020-02-26 13:44:34 +0530470 return 0;
471}
472
473const struct sdhci_ops j721e_4bit_sdhci_ops = {
Faiz Abbasa759abf2021-02-04 15:10:53 +0530474#ifdef MMC_SUPPORTS_TUNING
475 .platform_execute_tuning = am654_sdhci_execute_tuning,
476#endif
Faiz Abbasa8512132020-02-26 13:44:34 +0530477 .deferred_probe = am654_sdhci_deferred_probe,
478 .set_ios_post = &j721e_4bit_sdhci_set_ios_post,
Faiz Abbas27a87c82021-02-04 15:10:54 +0530479 .write_b = am654_sdhci_write_b,
Faiz Abbasa8512132020-02-26 13:44:34 +0530480};
481
482const struct am654_driver_data j721e_4bit_drv_data = {
483 .ops = &j721e_4bit_sdhci_ops,
484 .flags = IOMUX_PRESENT,
485};
486
Faiz Abbas8c32b5f2021-02-04 15:10:50 +0530487const struct soc_attr am654_sdhci_soc_attr[] = {
488 { .family = "AM65X", .revision = "SR1.0", .data = &am654_sr1_drv_data},
489 {/* sentinel */}
490};
491
Faiz Abbasc7d106b2020-02-26 13:44:33 +0530492static int sdhci_am654_get_otap_delay(struct udevice *dev,
493 struct mmc_config *cfg)
494{
Simon Glassc69cda22020-12-03 16:55:20 -0700495 struct am654_sdhci_plat *plat = dev_get_plat(dev);
Faiz Abbasc7d106b2020-02-26 13:44:33 +0530496 int ret;
497 int i;
498
499 /* ti,otap-del-sel-legacy is mandatory */
500 ret = dev_read_u32(dev, "ti,otap-del-sel-legacy",
501 &plat->otap_del_sel[0]);
502 if (ret)
503 return ret;
504 /*
505 * Remove the corresponding capability if an otap-del-sel
506 * value is not found
507 */
508 for (i = MMC_HS; i <= MMC_HS_400; i++) {
Faiz Abbasc9644472021-02-04 15:10:51 +0530509 ret = dev_read_u32(dev, td[i].otap_binding,
510 &plat->otap_del_sel[i]);
Faiz Abbasc7d106b2020-02-26 13:44:33 +0530511 if (ret) {
Faiz Abbasc9644472021-02-04 15:10:51 +0530512 dev_dbg(dev, "Couldn't find %s\n", td[i].otap_binding);
Faiz Abbasc7d106b2020-02-26 13:44:33 +0530513 /*
514 * Remove the corresponding capability
515 * if an otap-del-sel value is not found
516 */
517 cfg->host_caps &= ~td[i].capability;
518 }
Faiz Abbasc9644472021-02-04 15:10:51 +0530519
520 if (td[i].itap_binding)
521 dev_read_u32(dev, td[i].itap_binding,
522 &plat->itap_del_sel[i]);
Faiz Abbasc7d106b2020-02-26 13:44:33 +0530523 }
524
525 return 0;
526}
527
Faiz Abbas3a1a0df2019-06-11 00:43:31 +0530528static int am654_sdhci_probe(struct udevice *dev)
Lokesh Vutlaaaa449f2018-08-27 15:57:54 +0530529{
Faiz Abbasa20008e2020-01-16 19:42:19 +0530530 struct am654_driver_data *drv_data =
531 (struct am654_driver_data *)dev_get_driver_data(dev);
Simon Glassc69cda22020-12-03 16:55:20 -0700532 struct am654_sdhci_plat *plat = dev_get_plat(dev);
Lokesh Vutlaaaa449f2018-08-27 15:57:54 +0530533 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
534 struct sdhci_host *host = dev_get_priv(dev);
Faiz Abbasce142ff2019-06-11 00:43:38 +0530535 struct mmc_config *cfg = &plat->cfg;
Faiz Abbas8c32b5f2021-02-04 15:10:50 +0530536 const struct soc_attr *soc;
537 const struct am654_driver_data *soc_drv_data;
Lokesh Vutlaaaa449f2018-08-27 15:57:54 +0530538 struct clk clk;
539 unsigned long clock;
540 int ret;
541
Faiz Abbasfe0e30c2020-01-16 19:42:18 +0530542 ret = clk_get_by_name(dev, "clk_xin", &clk);
Lokesh Vutlaaaa449f2018-08-27 15:57:54 +0530543 if (ret) {
544 dev_err(dev, "failed to get clock\n");
545 return ret;
546 }
547
548 clock = clk_get_rate(&clk);
549 if (IS_ERR_VALUE(clock)) {
550 dev_err(dev, "failed to get rate\n");
551 return clock;
552 }
553
Lokesh Vutlaaaa449f2018-08-27 15:57:54 +0530554 host->max_clk = clock;
Lokesh Vutlaaaa449f2018-08-27 15:57:54 +0530555 host->mmc = &plat->mmc;
Faiz Abbasce142ff2019-06-11 00:43:38 +0530556 host->mmc->dev = dev;
Faiz Abbas27a87c82021-02-04 15:10:54 +0530557 host->ops = drv_data->ops;
Faiz Abbasce142ff2019-06-11 00:43:38 +0530558 ret = sdhci_setup_cfg(cfg, host, cfg->f_max,
559 AM654_SDHCI_MIN_FREQ);
Lokesh Vutlaaaa449f2018-08-27 15:57:54 +0530560 if (ret)
561 return ret;
Faiz Abbasa20008e2020-01-16 19:42:19 +0530562
Faiz Abbasc7d106b2020-02-26 13:44:33 +0530563 ret = sdhci_am654_get_otap_delay(dev, cfg);
564 if (ret)
565 return ret;
566
Faiz Abbas8c32b5f2021-02-04 15:10:50 +0530567 /* Update ops based on SoC revision */
568 soc = soc_device_match(am654_sdhci_soc_attr);
569 if (soc && soc->data) {
570 soc_drv_data = soc->data;
571 host->ops = soc_drv_data->ops;
572 }
573
Lokesh Vutlaaaa449f2018-08-27 15:57:54 +0530574 host->mmc->priv = host;
Lokesh Vutlaaaa449f2018-08-27 15:57:54 +0530575 upriv->mmc = host->mmc;
576
Faiz Abbasce142ff2019-06-11 00:43:38 +0530577 regmap_init_mem_index(dev_ofnode(dev), &plat->base, 1);
578
Faiz Abbasa8512132020-02-26 13:44:34 +0530579 return 0;
Lokesh Vutlaaaa449f2018-08-27 15:57:54 +0530580}
581
Simon Glassd1998a92020-12-03 16:55:21 -0700582static int am654_sdhci_of_to_plat(struct udevice *dev)
Lokesh Vutlaaaa449f2018-08-27 15:57:54 +0530583{
Simon Glassc69cda22020-12-03 16:55:20 -0700584 struct am654_sdhci_plat *plat = dev_get_plat(dev);
Lokesh Vutlaaaa449f2018-08-27 15:57:54 +0530585 struct sdhci_host *host = dev_get_priv(dev);
Faiz Abbasce142ff2019-06-11 00:43:38 +0530586 struct mmc_config *cfg = &plat->cfg;
587 u32 drv_strength;
588 int ret;
Lokesh Vutlaaaa449f2018-08-27 15:57:54 +0530589
590 host->name = dev->name;
591 host->ioaddr = (void *)dev_read_addr(dev);
Faiz Abbasce142ff2019-06-11 00:43:38 +0530592 plat->non_removable = dev_read_bool(dev, "non-removable");
593
Faiz Abbas794453f2019-06-13 10:29:51 +0530594 if (plat->flags & DLL_PRESENT) {
595 ret = dev_read_u32(dev, "ti,trm-icp", &plat->trm_icp);
596 if (ret)
597 return ret;
Faiz Abbasce142ff2019-06-11 00:43:38 +0530598
Faiz Abbas794453f2019-06-13 10:29:51 +0530599 ret = dev_read_u32(dev, "ti,driver-strength-ohm",
600 &drv_strength);
601 if (ret)
602 return ret;
603
604 switch (drv_strength) {
605 case 50:
606 plat->drv_strength = DRIVER_STRENGTH_50_OHM;
607 break;
608 case 33:
609 plat->drv_strength = DRIVER_STRENGTH_33_OHM;
610 break;
611 case 66:
612 plat->drv_strength = DRIVER_STRENGTH_66_OHM;
613 break;
614 case 100:
615 plat->drv_strength = DRIVER_STRENGTH_100_OHM;
616 break;
617 case 40:
618 plat->drv_strength = DRIVER_STRENGTH_40_OHM;
619 break;
620 default:
621 dev_err(dev, "Invalid driver strength\n");
622 return -EINVAL;
623 }
Faiz Abbasce142ff2019-06-11 00:43:38 +0530624 }
625
Faiz Abbas194c3752021-02-04 15:10:52 +0530626 dev_read_u32(dev, "ti,clkbuf-sel", &plat->clkbuf_sel);
627
Faiz Abbasce142ff2019-06-11 00:43:38 +0530628 ret = mmc_of_parse(dev, cfg);
629 if (ret)
630 return ret;
Lokesh Vutlaaaa449f2018-08-27 15:57:54 +0530631
632 return 0;
633}
634
Faiz Abbas3a1a0df2019-06-11 00:43:31 +0530635static int am654_sdhci_bind(struct udevice *dev)
Lokesh Vutlaaaa449f2018-08-27 15:57:54 +0530636{
Faiz Abbasa20008e2020-01-16 19:42:19 +0530637 struct am654_driver_data *drv_data =
638 (struct am654_driver_data *)dev_get_driver_data(dev);
Simon Glassc69cda22020-12-03 16:55:20 -0700639 struct am654_sdhci_plat *plat = dev_get_plat(dev);
Faiz Abbas8c32b5f2021-02-04 15:10:50 +0530640 const struct soc_attr *soc;
641 const struct am654_driver_data *soc_drv_data;
Lokesh Vutlaaaa449f2018-08-27 15:57:54 +0530642
Faiz Abbasa20008e2020-01-16 19:42:19 +0530643 plat->flags = drv_data->flags;
644
Faiz Abbas8c32b5f2021-02-04 15:10:50 +0530645 /* Update flags based on SoC revision */
646 soc = soc_device_match(am654_sdhci_soc_attr);
647 if (soc && soc->data) {
648 soc_drv_data = soc->data;
649 plat->flags = soc_drv_data->flags;
650 }
651
Lokesh Vutlaaaa449f2018-08-27 15:57:54 +0530652 return sdhci_bind(dev, &plat->mmc, &plat->cfg);
653}
654
Faiz Abbas3a1a0df2019-06-11 00:43:31 +0530655static const struct udevice_id am654_sdhci_ids[] = {
Faiz Abbas794453f2019-06-13 10:29:51 +0530656 {
657 .compatible = "ti,am654-sdhci-5.1",
Faiz Abbasa20008e2020-01-16 19:42:19 +0530658 .data = (ulong)&am654_drv_data,
Faiz Abbas794453f2019-06-13 10:29:51 +0530659 },
660 {
661 .compatible = "ti,j721e-sdhci-8bit",
Faiz Abbasa20008e2020-01-16 19:42:19 +0530662 .data = (ulong)&j721e_8bit_drv_data,
Faiz Abbas794453f2019-06-13 10:29:51 +0530663 },
664 {
665 .compatible = "ti,j721e-sdhci-4bit",
Faiz Abbasa20008e2020-01-16 19:42:19 +0530666 .data = (ulong)&j721e_4bit_drv_data,
Faiz Abbas794453f2019-06-13 10:29:51 +0530667 },
Lokesh Vutlaaaa449f2018-08-27 15:57:54 +0530668 { }
669};
670
Faiz Abbas3a1a0df2019-06-11 00:43:31 +0530671U_BOOT_DRIVER(am654_sdhci_drv) = {
672 .name = "am654_sdhci",
Lokesh Vutlaaaa449f2018-08-27 15:57:54 +0530673 .id = UCLASS_MMC,
Faiz Abbas3a1a0df2019-06-11 00:43:31 +0530674 .of_match = am654_sdhci_ids,
Simon Glassd1998a92020-12-03 16:55:21 -0700675 .of_to_plat = am654_sdhci_of_to_plat,
Lokesh Vutlaaaa449f2018-08-27 15:57:54 +0530676 .ops = &sdhci_ops,
Faiz Abbas3a1a0df2019-06-11 00:43:31 +0530677 .bind = am654_sdhci_bind,
678 .probe = am654_sdhci_probe,
Simon Glass41575d82020-12-03 16:55:17 -0700679 .priv_auto = sizeof(struct sdhci_host),
Simon Glasscaa4daa2020-12-03 16:55:18 -0700680 .plat_auto = sizeof(struct am654_sdhci_plat),
Lokesh Vutlaaaa449f2018-08-27 15:57:54 +0530681};