blob: d6f23ddc77815048c5bc08e30cf180d6c1c3dbb6 [file] [log] [blame]
Jagan Teki03d87f52018-08-02 23:33:55 +05301// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2/*
3 * Copyright (C) 2018 Amarula Solutions.
4 * Author: Jagan Teki <jagan@amarulasolutions.com>
5 */
6
7#include <common.h>
8#include <clk-uclass.h>
9#include <dm.h>
10#include <errno.h>
11#include <asm/arch/ccu.h>
12#include <dt-bindings/clock/sun8i-a83t-ccu.h>
13#include <dt-bindings/reset/sun8i-a83t-ccu.h>
Simon Glasscd93d622020-05-10 11:40:13 -060014#include <linux/bitops.h>
Jagan Teki03d87f52018-08-02 23:33:55 +053015
16static struct ccu_clk_gate a83t_gates[] = {
Andre Przywarabb3e5aa2019-01-29 15:54:09 +000017 [CLK_BUS_MMC0] = GATE(0x060, BIT(8)),
18 [CLK_BUS_MMC1] = GATE(0x060, BIT(9)),
19 [CLK_BUS_MMC2] = GATE(0x060, BIT(10)),
Jagan Teki68620c92019-02-28 00:26:57 +053020 [CLK_BUS_EMAC] = GATE(0x060, BIT(17)),
Jagan Teki82111462019-02-27 20:02:06 +053021 [CLK_BUS_SPI0] = GATE(0x060, BIT(20)),
22 [CLK_BUS_SPI1] = GATE(0x060, BIT(21)),
Jagan Teki03d87f52018-08-02 23:33:55 +053023 [CLK_BUS_OTG] = GATE(0x060, BIT(24)),
24 [CLK_BUS_EHCI0] = GATE(0x060, BIT(26)),
25 [CLK_BUS_EHCI1] = GATE(0x060, BIT(27)),
26 [CLK_BUS_OHCI0] = GATE(0x060, BIT(29)),
27
Jagan Teki4acc7112018-12-30 21:29:24 +053028 [CLK_BUS_UART0] = GATE(0x06c, BIT(16)),
29 [CLK_BUS_UART1] = GATE(0x06c, BIT(17)),
30 [CLK_BUS_UART2] = GATE(0x06c, BIT(18)),
31 [CLK_BUS_UART3] = GATE(0x06c, BIT(19)),
32 [CLK_BUS_UART4] = GATE(0x06c, BIT(20)),
33
Jagan Teki82111462019-02-27 20:02:06 +053034 [CLK_SPI0] = GATE(0x0a0, BIT(31)),
35 [CLK_SPI1] = GATE(0x0a4, BIT(31)),
36
Jagan Teki03d87f52018-08-02 23:33:55 +053037 [CLK_USB_PHY0] = GATE(0x0cc, BIT(8)),
38 [CLK_USB_PHY1] = GATE(0x0cc, BIT(9)),
39 [CLK_USB_HSIC] = GATE(0x0cc, BIT(10)),
40 [CLK_USB_HSIC_12M] = GATE(0x0cc, BIT(11)),
41 [CLK_USB_OHCI0] = GATE(0x0cc, BIT(16)),
42};
43
44static struct ccu_reset a83t_resets[] = {
45 [RST_USB_PHY0] = RESET(0x0cc, BIT(0)),
46 [RST_USB_PHY1] = RESET(0x0cc, BIT(1)),
47 [RST_USB_HSIC] = RESET(0x0cc, BIT(2)),
48
Andre Przywarabb3e5aa2019-01-29 15:54:09 +000049 [RST_BUS_MMC0] = RESET(0x2c0, BIT(8)),
50 [RST_BUS_MMC1] = RESET(0x2c0, BIT(9)),
51 [RST_BUS_MMC2] = RESET(0x2c0, BIT(10)),
Jagan Teki68620c92019-02-28 00:26:57 +053052 [RST_BUS_EMAC] = RESET(0x2c0, BIT(17)),
Jagan Teki82111462019-02-27 20:02:06 +053053 [RST_BUS_SPI0] = RESET(0x2c0, BIT(20)),
54 [RST_BUS_SPI1] = RESET(0x2c0, BIT(21)),
Jagan Teki03d87f52018-08-02 23:33:55 +053055 [RST_BUS_OTG] = RESET(0x2c0, BIT(24)),
56 [RST_BUS_EHCI0] = RESET(0x2c0, BIT(26)),
57 [RST_BUS_EHCI1] = RESET(0x2c0, BIT(27)),
58 [RST_BUS_OHCI0] = RESET(0x2c0, BIT(29)),
Jagan Teki8606f962018-12-30 21:37:31 +053059
60 [RST_BUS_UART0] = RESET(0x2d8, BIT(16)),
61 [RST_BUS_UART1] = RESET(0x2d8, BIT(17)),
62 [RST_BUS_UART2] = RESET(0x2d8, BIT(18)),
63 [RST_BUS_UART3] = RESET(0x2d8, BIT(19)),
64 [RST_BUS_UART4] = RESET(0x2d8, BIT(20)),
Jagan Teki03d87f52018-08-02 23:33:55 +053065};
66
67static const struct ccu_desc a83t_ccu_desc = {
68 .gates = a83t_gates,
69 .resets = a83t_resets,
70};
71
72static int a83t_clk_bind(struct udevice *dev)
73{
74 return sunxi_reset_bind(dev, ARRAY_SIZE(a83t_resets));
75}
76
77static const struct udevice_id a83t_clk_ids[] = {
78 { .compatible = "allwinner,sun8i-a83t-ccu",
79 .data = (ulong)&a83t_ccu_desc },
80 { }
81};
82
83U_BOOT_DRIVER(clk_sun8i_a83t) = {
84 .name = "sun8i_a83t_ccu",
85 .id = UCLASS_CLK,
86 .of_match = a83t_clk_ids,
87 .priv_auto_alloc_size = sizeof(struct ccu_priv),
88 .ops = &sunxi_clk_ops,
89 .probe = sunxi_clk_probe,
90 .bind = a83t_clk_bind,
91};