blob: 72e7401f14c355050c454ad7460fdf79c05ee6fc [file] [log] [blame]
Sergei Poselenov5d108ac2008-04-30 11:42:50 +02001/*
2 * (C) Copyright 2008
3 * Sergei Poselenov, Emcraft Systems, sposelenov@emcraft.com.
4 *
5 * Copyright 2004 Freescale Semiconductor.
6 * (C) Copyright 2002,2003, Motorola Inc.
7 * Xianghua Xiao, (X.Xiao@motorola.com)
8 *
9 * (C) Copyright 2002 Scott McNutt <smcnutt@artesyncp.com>
10 *
11 * See file CREDITS for list of people who contributed to this
12 * project.
13 *
14 * This program is free software; you can redistribute it and/or
15 * modify it under the terms of the GNU General Public License as
16 * published by the Free Software Foundation; either version 2 of
17 * the License, or (at your option) any later version.
18 *
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
23 *
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, write to the Free Software
26 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27 * MA 02111-1307 USA
28 */
29
30#include <common.h>
31#include <pci.h>
32#include <asm/processor.h>
33#include <asm/immap_85xx.h>
34#include <ioports.h>
35#include <flash.h>
Sergei Poselenove18575d2008-05-07 15:10:49 +020036#include <libfdt.h>
37#include <fdt_support.h>
Andy Fleminge1eb0e22008-06-10 18:49:34 -050038#include <asm/io.h>
u-boot@bugs.denx.defb661ea2008-09-11 15:40:01 +020039#include <i2c.h>
40#include <mb862xx.h>
41#include <video_fb.h>
Sergei Poselenov59abd152008-06-06 15:42:41 +020042#include "upm_table.h"
Detlev Zundel3e79b582008-08-15 15:42:12 +020043
Sergei Poselenov5d108ac2008-04-30 11:42:50 +020044DECLARE_GLOBAL_DATA_PTR;
45
46extern flash_info_t flash_info[]; /* FLASH chips info */
u-boot@bugs.denx.defb661ea2008-09-11 15:40:01 +020047extern GraphicDevice mb862xx;
Sergei Poselenov5d108ac2008-04-30 11:42:50 +020048
49void local_bus_init (void);
50ulong flash_get_size (ulong base, int banknum);
51
52int checkboard (void)
53{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020054 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Detlev Zundel3e79b582008-08-15 15:42:12 +020055
Sergei Poselenov5e1882d2008-05-27 13:47:00 +020056 char *src;
57 int f;
Sergei Poselenov5d108ac2008-04-30 11:42:50 +020058 char *s = getenv("serial#");
59
60 puts("Board: Socrates");
61 if (s != NULL) {
62 puts(", serial# ");
63 puts(s);
64 }
65 putc('\n');
66
67#ifdef CONFIG_PCI
Andy Fleminge1eb0e22008-06-10 18:49:34 -050068 /* Check the PCI_clk sel bit */
69 if (in_be32(&gur->porpllsr) & (1<<15)) {
Sergei Poselenov5e1882d2008-05-27 13:47:00 +020070 src = "SYSCLK";
71 f = CONFIG_SYS_CLK_FREQ;
72 } else {
73 src = "PCI_CLK";
74 f = CONFIG_PCI_CLK_FREQ;
75 }
76 printf ("PCI1: 32 bit, %d MHz (%s)\n", f/1000000, src);
Sergei Poselenov5d108ac2008-04-30 11:42:50 +020077#else
78 printf ("PCI1: disabled\n");
79#endif
80
81 /*
82 * Initialize local bus.
83 */
84 local_bus_init ();
Sergei Poselenov5d108ac2008-04-30 11:42:50 +020085 return 0;
86}
87
88int misc_init_r (void)
89{
Sergei Poselenov5d108ac2008-04-30 11:42:50 +020090 /*
91 * Adjust flash start and offset to detected values
92 */
93 gd->bd->bi_flashstart = 0 - gd->bd->bi_flashsize;
94 gd->bd->bi_flashoffset = 0;
95
96 /*
97 * Check if boot FLASH isn't max size
98 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020099 if (gd->bd->bi_flashsize < (0 - CONFIG_SYS_FLASH0)) {
Becky Brucef51cdaf2010-06-17 11:37:20 -0500100 set_lbc_or(0, gd->bd->bi_flashstart |
101 (CONFIG_SYS_OR0_PRELIM & 0x00007fff));
102 set_lbc_br(0, gd->bd->bi_flashstart |
103 (CONFIG_SYS_BR0_PRELIM & 0x00007fff));
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200104
105 /*
106 * Re-check to get correct base address
107 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200108 flash_get_size(gd->bd->bi_flashstart, CONFIG_SYS_MAX_FLASH_BANKS - 1);
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200109 }
110
111 /*
112 * Check if only one FLASH bank is available
113 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200114 if (gd->bd->bi_flashsize != CONFIG_SYS_MAX_FLASH_BANKS * (0 - CONFIG_SYS_FLASH0)) {
Becky Brucef51cdaf2010-06-17 11:37:20 -0500115 set_lbc_or(1, 0);
116 set_lbc_br(1, 0);
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200117
118 /*
119 * Re-do flash protection upon new addresses
120 */
121 flash_protect (FLAG_PROTECT_CLEAR,
122 gd->bd->bi_flashstart, 0xffffffff,
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123 &flash_info[CONFIG_SYS_MAX_FLASH_BANKS - 1]);
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200124
125 /* Monitor protection ON by default */
126 flash_protect (FLAG_PROTECT_SET,
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200127 CONFIG_SYS_MONITOR_BASE, CONFIG_SYS_MONITOR_BASE + monitor_flash_len - 1,
128 &flash_info[CONFIG_SYS_MAX_FLASH_BANKS - 1]);
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200129
130 /* Environment protection ON by default */
131 flash_protect (FLAG_PROTECT_SET,
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200132 CONFIG_ENV_ADDR,
133 CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE - 1,
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200134 &flash_info[CONFIG_SYS_MAX_FLASH_BANKS - 1]);
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200135
136 /* Redundant environment protection ON by default */
137 flash_protect (FLAG_PROTECT_SET,
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200138 CONFIG_ENV_ADDR_REDUND,
Wolfgang Denkdfcd7f22009-05-15 00:16:03 +0200139 CONFIG_ENV_ADDR_REDUND + CONFIG_ENV_SECT_SIZE - 1,
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200140 &flash_info[CONFIG_SYS_MAX_FLASH_BANKS - 1]);
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200141 }
142
143 return 0;
144}
145
146/*
147 * Initialize Local Bus
148 */
149void local_bus_init (void)
150{
Becky Brucef51cdaf2010-06-17 11:37:20 -0500151 volatile fsl_lbc_t *lbc = LBC_BASE_ADDR;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200152 volatile ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);
Detlev Zundel3e79b582008-08-15 15:42:12 +0200153 sys_info_t sysinfo;
154 uint clkdiv;
155 uint lbc_mhz;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200156 uint lcrr = CONFIG_SYS_LBC_LCRR;
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200157
Detlev Zundel3e79b582008-08-15 15:42:12 +0200158 get_sys_info (&sysinfo);
Trent Piephoa5d212a2008-12-03 15:16:34 -0800159 clkdiv = lbc->lcrr & LCRR_CLKDIV;
Detlev Zundel3e79b582008-08-15 15:42:12 +0200160 lbc_mhz = sysinfo.freqSystemBus / 1000000 / clkdiv;
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200161
Detlev Zundel3e79b582008-08-15 15:42:12 +0200162 /* Disable PLL bypass for Local Bus Clock >= 66 MHz */
163 if (lbc_mhz >= 66)
164 lcrr &= ~LCRR_DBYP; /* DLL Enabled */
165 else
166 lcrr |= LCRR_DBYP; /* DLL Bypass */
167
168 out_be32 (&lbc->lcrr, lcrr);
169 asm ("sync;isync;msync");
170
171 out_be32 (&lbc->ltesr, 0xffffffff); /* Clear LBC error interrupts */
172 out_be32 (&lbc->lteir, 0xffffffff); /* Enable LBC error interrupts */
173 out_be32 (&ecm->eedr, 0xffffffff); /* Clear ecm errors */
174 out_be32 (&ecm->eeer, 0xffffffff); /* Enable ecm errors */
175
176 /* Init UPMA for FPGA access */
177 out_be32 (&lbc->mamr, 0x44440); /* Use a customer-supplied value */
178 upmconfig (UPMA, (uint *)UPMTableA, sizeof(UPMTableA)/sizeof(int));
Anatolij Gustschine64987a2008-08-15 15:42:13 +0200179
u-boot@bugs.denx.defb661ea2008-09-11 15:40:01 +0200180 /* Init UPMB for Lime controller access */
181 out_be32 (&lbc->mbmr, 0x444440); /* Use a customer-supplied value */
182 upmconfig (UPMB, (uint *)UPMTableB, sizeof(UPMTableB)/sizeof(int));
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200183}
184
185#if defined(CONFIG_PCI)
186/*
187 * Initialize PCI Devices, report devices found.
188 */
189
190#ifndef CONFIG_PCI_PNP
191static struct pci_config_table pci_mpc85xxads_config_table[] = {
192 {PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
193 PCI_IDSEL_NUMBER, PCI_ANY_ID,
194 pci_cfgfunc_config_device, {PCI_ENET0_IOADDR,
195 PCI_ENET0_MEMADDR,
196 PCI_COMMAND_MEMORY |
197 PCI_COMMAND_MASTER}},
198 {}
199};
200#endif
201
202
203static struct pci_controller hose = {
204#ifndef CONFIG_PCI_PNP
205 config_table:pci_mpc85xxads_config_table,
206#endif
207};
208
209#endif /* CONFIG_PCI */
210
211
212void pci_init_board (void)
213{
214#ifdef CONFIG_PCI
215 pci_mpc85xx_init (&hose);
216#endif /* CONFIG_PCI */
217}
218
219#ifdef CONFIG_BOARD_EARLY_INIT_R
220int board_early_init_r (void)
221{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200222 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Detlev Zundel3e79b582008-08-15 15:42:12 +0200223
224 /* set and reset the GPIO pin 2 which will reset the W83782G chip */
225 out_8((unsigned char*)&gur->gpoutdr, 0x3F );
226 out_be32((unsigned int*)&gur->gpiocr, 0x200 ); /* enable GPOut */
227 udelay(200);
228 out_8( (unsigned char*)&gur->gpoutdr, 0x1F );
229
Sergei Poselenov5d108ac2008-04-30 11:42:50 +0200230 return (0);
231}
232#endif /* CONFIG_BOARD_EARLY_INIT_R */
Sergei Poselenove18575d2008-05-07 15:10:49 +0200233
234#if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
235void
236ft_board_setup(void *blob, bd_t *bd)
237{
Detlev Zundel3e79b582008-08-15 15:42:12 +0200238 u32 val[12];
239 int rc, i = 0;
Sergei Poselenove18575d2008-05-07 15:10:49 +0200240
241 ft_cpu_setup(blob, bd);
242
Detlev Zundel3e79b582008-08-15 15:42:12 +0200243 /* Fixup NOR FLASH mapping */
244 val[i++] = 0; /* chip select number */
245 val[i++] = 0; /* always 0 */
246 val[i++] = gd->bd->bi_flashstart;
247 val[i++] = gd->bd->bi_flashsize;
248
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200249 if (mb862xx.frameAdrs == CONFIG_SYS_LIME_BASE) {
Anatolij Gustschine64987a2008-08-15 15:42:13 +0200250 /* Fixup LIME mapping */
251 val[i++] = 2; /* chip select number */
252 val[i++] = 0; /* always 0 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200253 val[i++] = CONFIG_SYS_LIME_BASE;
254 val[i++] = CONFIG_SYS_LIME_SIZE;
Anatolij Gustschine64987a2008-08-15 15:42:13 +0200255 }
256
Detlev Zundel3e79b582008-08-15 15:42:12 +0200257 /* Fixup FPGA mapping */
258 val[i++] = 3; /* chip select number */
259 val[i++] = 0; /* always 0 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200260 val[i++] = CONFIG_SYS_FPGA_BASE;
261 val[i++] = CONFIG_SYS_FPGA_SIZE;
Sergei Poselenove18575d2008-05-07 15:10:49 +0200262
263 rc = fdt_find_and_setprop(blob, "/localbus", "ranges",
Detlev Zundel3e79b582008-08-15 15:42:12 +0200264 val, i * sizeof(u32), 1);
Sergei Poselenove18575d2008-05-07 15:10:49 +0200265 if (rc)
Detlev Zundel3e79b582008-08-15 15:42:12 +0200266 printf("Unable to update localbus ranges, err=%s\n",
Sergei Poselenove18575d2008-05-07 15:10:49 +0200267 fdt_strerror(rc));
268}
269#endif /* defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP) */
Anatolij Gustschine64987a2008-08-15 15:42:13 +0200270
Anatolij Gustschine64987a2008-08-15 15:42:13 +0200271#define DEFAULT_BRIGHTNESS 25
272#define BACKLIGHT_ENABLE (1 << 31)
273
Anatolij Gustschine64987a2008-08-15 15:42:13 +0200274static const gdc_regs init_regs [] =
275{
276 {0x0100, 0x00010f00},
277 {0x0020, 0x801901df},
278 {0x0024, 0x00000000},
279 {0x0028, 0x00000000},
280 {0x002c, 0x00000000},
281 {0x0110, 0x00000000},
282 {0x0114, 0x00000000},
283 {0x0118, 0x01df0320},
284 {0x0004, 0x041f0000},
285 {0x0008, 0x031f031f},
286 {0x000c, 0x017f0349},
287 {0x0010, 0x020c0000},
288 {0x0014, 0x01df01e9},
289 {0x0018, 0x00000000},
290 {0x001c, 0x01e00320},
291 {0x0100, 0x80010f00},
292 {0x0, 0x0}
293};
294
295const gdc_regs *board_get_regs (void)
296{
297 return init_regs;
298}
299
u-boot@bugs.denx.defb661ea2008-09-11 15:40:01 +0200300int lime_probe(void)
301{
u-boot@bugs.denx.defb661ea2008-09-11 15:40:01 +0200302 uint cfg_br2;
303 uint cfg_or2;
Wolfgang Grandeggerc28d3bb2009-10-23 12:03:13 +0200304 int type;
u-boot@bugs.denx.defb661ea2008-09-11 15:40:01 +0200305
Becky Brucef51cdaf2010-06-17 11:37:20 -0500306 cfg_br2 = get_lbc_br(2);
307 cfg_or2 = get_lbc_or(2);
u-boot@bugs.denx.defb661ea2008-09-11 15:40:01 +0200308
309 /* Configure GPCM for CS2 */
Becky Brucef51cdaf2010-06-17 11:37:20 -0500310 set_lbc_br(2, 0);
311 set_lbc_or(2, 0xfc000410);
312 set_lbc_br(2, (CONFIG_SYS_LIME_BASE) | 0x00001901);
u-boot@bugs.denx.defb661ea2008-09-11 15:40:01 +0200313
Wolfgang Grandeggerc28d3bb2009-10-23 12:03:13 +0200314 /* Get controller type */
315 type = mb862xx_probe(CONFIG_SYS_LIME_BASE);
u-boot@bugs.denx.defb661ea2008-09-11 15:40:01 +0200316
317 /* Restore previous CS2 configuration */
Becky Brucef51cdaf2010-06-17 11:37:20 -0500318 set_lbc_br(2, 0);
319 set_lbc_or(2, cfg_or2);
320 set_lbc_br(2, cfg_br2);
Wolfgang Grandeggerc28d3bb2009-10-23 12:03:13 +0200321
322 return (type == MB862XX_TYPE_LIME) ? 1 : 0;
u-boot@bugs.denx.defb661ea2008-09-11 15:40:01 +0200323}
324
Anatolij Gustschine64987a2008-08-15 15:42:13 +0200325/* Returns Lime base address */
326unsigned int board_video_init (void)
327{
u-boot@bugs.denx.defb661ea2008-09-11 15:40:01 +0200328 if (!lime_probe())
Anatolij Gustschine64987a2008-08-15 15:42:13 +0200329 return 0;
330
Wolfgang Grandeggerc28d3bb2009-10-23 12:03:13 +0200331 mb862xx.winSizeX = 800;
332 mb862xx.winSizeY = 480;
Anatolij Gustschine64987a2008-08-15 15:42:13 +0200333 mb862xx.gdfIndex = GDF_15BIT_555RGB;
334 mb862xx.gdfBytesPP = 2;
335
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200336 return CONFIG_SYS_LIME_BASE;
Anatolij Gustschine64987a2008-08-15 15:42:13 +0200337}
338
339#define W83782D_REG_CFG 0x40
340#define W83782D_REG_BANK_SEL 0x4e
341#define W83782D_REG_ADCCLK 0x4b
342#define W83782D_REG_BEEP_CTRL 0x4d
343#define W83782D_REG_BEEP_CTRL2 0x57
344#define W83782D_REG_PWMOUT1 0x5b
345#define W83782D_REG_VBAT 0x5d
346
347static int w83782d_hwmon_init(void)
348{
349 u8 buf;
350
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200351 if (i2c_read(CONFIG_SYS_I2C_W83782G_ADDR, W83782D_REG_CFG, 1, &buf, 1))
Anatolij Gustschine64987a2008-08-15 15:42:13 +0200352 return -1;
353
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200354 i2c_reg_write(CONFIG_SYS_I2C_W83782G_ADDR, W83782D_REG_CFG, 0x80);
355 i2c_reg_write(CONFIG_SYS_I2C_W83782G_ADDR, W83782D_REG_BANK_SEL, 0);
356 i2c_reg_write(CONFIG_SYS_I2C_W83782G_ADDR, W83782D_REG_ADCCLK, 0x40);
Anatolij Gustschine64987a2008-08-15 15:42:13 +0200357
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200358 buf = i2c_reg_read(CONFIG_SYS_I2C_W83782G_ADDR, W83782D_REG_BEEP_CTRL);
359 i2c_reg_write(CONFIG_SYS_I2C_W83782G_ADDR, W83782D_REG_BEEP_CTRL,
Anatolij Gustschine64987a2008-08-15 15:42:13 +0200360 buf | 0x80);
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200361 i2c_reg_write(CONFIG_SYS_I2C_W83782G_ADDR, W83782D_REG_BEEP_CTRL2, 0);
362 i2c_reg_write(CONFIG_SYS_I2C_W83782G_ADDR, W83782D_REG_PWMOUT1, 0x47);
363 i2c_reg_write(CONFIG_SYS_I2C_W83782G_ADDR, W83782D_REG_VBAT, 0x01);
Anatolij Gustschine64987a2008-08-15 15:42:13 +0200364
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200365 buf = i2c_reg_read(CONFIG_SYS_I2C_W83782G_ADDR, W83782D_REG_CFG);
366 i2c_reg_write(CONFIG_SYS_I2C_W83782G_ADDR, W83782D_REG_CFG,
Anatolij Gustschine64987a2008-08-15 15:42:13 +0200367 (buf & 0xf4) | 0x01);
368 return 0;
369}
370
371static void board_backlight_brightness(int br)
372{
373 u32 reg;
374 u8 buf;
375 u8 old_buf;
376
377 /* Select bank 0 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200378 if (i2c_read(CONFIG_SYS_I2C_W83782G_ADDR, 0x4e, 1, &old_buf, 1))
Anatolij Gustschine64987a2008-08-15 15:42:13 +0200379 goto err;
380 else
381 buf = old_buf & 0xf8;
382
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200383 if (i2c_write(CONFIG_SYS_I2C_W83782G_ADDR, 0x4e, 1, &buf, 1))
Anatolij Gustschine64987a2008-08-15 15:42:13 +0200384 goto err;
385
386 if (br > 0) {
387 /* PWMOUT1 duty cycle ctrl */
388 buf = 255 / (100 / br);
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200389 if (i2c_write(CONFIG_SYS_I2C_W83782G_ADDR, 0x5b, 1, &buf, 1))
Anatolij Gustschine64987a2008-08-15 15:42:13 +0200390 goto err;
391
392 /* LEDs on */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200393 reg = in_be32((void *)(CONFIG_SYS_FPGA_BASE + 0x0c));
Anatolij Gustschine64987a2008-08-15 15:42:13 +0200394 if (!(reg & BACKLIGHT_ENABLE));
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200395 out_be32((void *)(CONFIG_SYS_FPGA_BASE + 0x0c),
Anatolij Gustschine64987a2008-08-15 15:42:13 +0200396 reg | BACKLIGHT_ENABLE);
397 } else {
398 buf = 0;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200399 if (i2c_write(CONFIG_SYS_I2C_W83782G_ADDR, 0x5b, 1, &buf, 1))
Anatolij Gustschine64987a2008-08-15 15:42:13 +0200400 goto err;
401
402 /* LEDs off */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200403 reg = in_be32((void *)(CONFIG_SYS_FPGA_BASE + 0x0c));
Anatolij Gustschine64987a2008-08-15 15:42:13 +0200404 reg &= ~BACKLIGHT_ENABLE;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200405 out_be32((void *)(CONFIG_SYS_FPGA_BASE + 0x0c), reg);
Anatolij Gustschine64987a2008-08-15 15:42:13 +0200406 }
407 /* Restore previous bank setting */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200408 if (i2c_write(CONFIG_SYS_I2C_W83782G_ADDR, 0x4e, 1, &old_buf, 1))
Anatolij Gustschine64987a2008-08-15 15:42:13 +0200409 goto err;
410
411 return;
412err:
413 printf("W83782G I2C access failed\n");
414}
415
416void board_backlight_switch (int flag)
417{
418 char * param;
419 int rc;
420
421 if (w83782d_hwmon_init())
422 printf ("hwmon IC init failed\n");
423
424 if (flag) {
425 param = getenv("brightness");
426 rc = param ? simple_strtol(param, NULL, 10) : -1;
427 if (rc < 0)
428 rc = DEFAULT_BRIGHTNESS;
429 } else {
430 rc = 0;
431 }
432 board_backlight_brightness(rc);
433}
434
435#if defined(CONFIG_CONSOLE_EXTRA_INFO)
436/*
437 * Return text to be printed besides the logo.
438 */
439void video_get_info_str (int line_number, char *info)
440{
441 if (line_number == 1) {
442 strcpy (info, " Board: Socrates");
443 } else {
444 info [0] = '\0';
445 }
446}
447#endif