blob: e56b3db1158987ecacca8ab9a9d239bc621311e2 [file] [log] [blame]
Masahiro Yamada7865f4b2015-04-21 20:38:20 +09001if ARCH_SOCFPGA
2
Simon Glass77d2f7f2016-09-12 23:18:41 -06003config SPL_LIBCOMMON_SUPPORT
4 default y
5
Simon Glass1646eba2016-09-12 23:18:42 -06006config SPL_LIBDISK_SUPPORT
7 default y
8
Simon Glasscc4288e2016-09-12 23:18:43 -06009config SPL_LIBGENERIC_SUPPORT
10 default y
11
Simon Glass1fdf7c62016-09-12 23:18:44 -060012config SPL_MMC_SUPPORT
13 default y if DM_MMC
14
Simon Glassd6b9bd82016-09-12 23:18:48 -060015config SPL_NAND_SUPPORT
16 default y if SPL_NAND_DENALI
17
Simon Glasse00f76c2016-09-12 23:18:56 -060018config SPL_SERIAL_SUPPORT
19 default y
20
Simon Glasse404ade2016-09-12 23:18:57 -060021config SPL_SPI_FLASH_SUPPORT
Simon Glassf35ed9e2016-09-12 23:18:58 -060022 default y if SPL_SPI_SUPPORT
23
24config SPL_SPI_SUPPORT
Simon Glasse404ade2016-09-12 23:18:57 -060025 default y if DM_SPI
26
Simon Glass02e69a52016-09-12 23:19:02 -060027config SPL_WATCHDOG_SUPPORT
28 default y
29
Dalon Westergreenf0fb4fa2017-02-10 17:15:34 -080030config SYS_MMCSD_RAW_MODE_U_BOOT_USE_PARTITION_TYPE
31 default y
32
33config SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION_TYPE
34 default 0xa2
35
Marek Vasutcd9b7312015-08-02 21:57:57 +020036config TARGET_SOCFPGA_ARRIA5
37 bool
Dinh Nguyened77aeb2015-12-02 13:31:25 -060038 select TARGET_SOCFPGA_GEN5
Marek Vasutcd9b7312015-08-02 21:57:57 +020039
40config TARGET_SOCFPGA_CYCLONE5
41 bool
Dinh Nguyened77aeb2015-12-02 13:31:25 -060042 select TARGET_SOCFPGA_GEN5
43
44config TARGET_SOCFPGA_GEN5
45 bool
Marek Vasutcd9b7312015-08-02 21:57:57 +020046
Masahiro Yamada7865f4b2015-04-21 20:38:20 +090047choice
48 prompt "Altera SOCFPGA board select"
Joe Hershbergera26cd042015-05-12 14:46:23 -050049 optional
Masahiro Yamada7865f4b2015-04-21 20:38:20 +090050
Marek Vasutcd9b7312015-08-02 21:57:57 +020051config TARGET_SOCFPGA_ARRIA5_SOCDK
52 bool "Altera SOCFPGA SoCDK (Arria V)"
53 select TARGET_SOCFPGA_ARRIA5
Masahiro Yamada7865f4b2015-04-21 20:38:20 +090054
Marek Vasutcd9b7312015-08-02 21:57:57 +020055config TARGET_SOCFPGA_CYCLONE5_SOCDK
56 bool "Altera SOCFPGA SoCDK (Cyclone V)"
57 select TARGET_SOCFPGA_CYCLONE5
Masahiro Yamada7865f4b2015-04-21 20:38:20 +090058
Marek Vasutd88995a2015-08-03 01:37:28 +020059config TARGET_SOCFPGA_DENX_MCVEVK
60 bool "DENX MCVEVK (Cyclone V)"
61 select TARGET_SOCFPGA_CYCLONE5
62
Marek Vasut856b30d2015-11-23 17:06:27 +010063config TARGET_SOCFPGA_EBV_SOCRATES
64 bool "EBV SoCrates (Cyclone V)"
65 select TARGET_SOCFPGA_CYCLONE5
66
Pavel Machek35546f62016-06-07 12:37:23 +020067config TARGET_SOCFPGA_IS1
68 bool "IS1 (Cyclone V)"
69 select TARGET_SOCFPGA_CYCLONE5
70
Marek Vasut569a1912015-12-01 18:09:52 +010071config TARGET_SOCFPGA_SAMTEC_VINING_FPGA
72 bool "samtec VIN|ING FPGA (Cyclone V)"
Tom Rinie5ec4812017-01-22 19:43:11 -050073 select BOARD_LATE_INIT
Marek Vasut569a1912015-12-01 18:09:52 +010074 select TARGET_SOCFPGA_CYCLONE5
75
Marek Vasutcf0a8da2016-06-08 02:57:05 +020076config TARGET_SOCFPGA_SR1500
77 bool "SR1500 (Cyclone V)"
78 select TARGET_SOCFPGA_CYCLONE5
79
Dinh Nguyen55c7a762015-09-01 17:41:52 -050080config TARGET_SOCFPGA_TERASIC_DE0_NANO
81 bool "Terasic DE0-Nano-Atlas (Cyclone V)"
82 select TARGET_SOCFPGA_CYCLONE5
83
Anatolij Gustschine9c847c2016-11-14 16:07:10 +010084config TARGET_SOCFPGA_TERASIC_DE1_SOC
85 bool "Terasic DE1-SoC (Cyclone V)"
86 select TARGET_SOCFPGA_CYCLONE5
87
Marek Vasut952caa22015-06-21 17:28:53 +020088config TARGET_SOCFPGA_TERASIC_SOCKIT
89 bool "Terasic SoCkit (Cyclone V)"
90 select TARGET_SOCFPGA_CYCLONE5
91
Masahiro Yamada7865f4b2015-04-21 20:38:20 +090092endchoice
93
94config SYS_BOARD
Marek Vasutf0892402015-08-10 21:24:53 +020095 default "arria5-socdk" if TARGET_SOCFPGA_ARRIA5_SOCDK
96 default "cyclone5-socdk" if TARGET_SOCFPGA_CYCLONE5_SOCDK
Dinh Nguyen55c7a762015-09-01 17:41:52 -050097 default "de0-nano-soc" if TARGET_SOCFPGA_TERASIC_DE0_NANO
Anatolij Gustschine9c847c2016-11-14 16:07:10 +010098 default "de1-soc" if TARGET_SOCFPGA_TERASIC_DE1_SOC
Pavel Machek35546f62016-06-07 12:37:23 +020099 default "is1" if TARGET_SOCFPGA_IS1
Marek Vasutd88995a2015-08-03 01:37:28 +0200100 default "mcvevk" if TARGET_SOCFPGA_DENX_MCVEVK
Marek Vasut952caa22015-06-21 17:28:53 +0200101 default "sockit" if TARGET_SOCFPGA_TERASIC_SOCKIT
Marek Vasut856b30d2015-11-23 17:06:27 +0100102 default "socrates" if TARGET_SOCFPGA_EBV_SOCRATES
Stefan Roeseae9996c2015-11-18 11:06:09 +0100103 default "sr1500" if TARGET_SOCFPGA_SR1500
Marek Vasut569a1912015-12-01 18:09:52 +0100104 default "vining_fpga" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA
Masahiro Yamada7865f4b2015-04-21 20:38:20 +0900105
106config SYS_VENDOR
Marek Vasutcd9b7312015-08-02 21:57:57 +0200107 default "altera" if TARGET_SOCFPGA_ARRIA5_SOCDK
108 default "altera" if TARGET_SOCFPGA_CYCLONE5_SOCDK
Marek Vasutd88995a2015-08-03 01:37:28 +0200109 default "denx" if TARGET_SOCFPGA_DENX_MCVEVK
Marek Vasut856b30d2015-11-23 17:06:27 +0100110 default "ebv" if TARGET_SOCFPGA_EBV_SOCRATES
Marek Vasut569a1912015-12-01 18:09:52 +0100111 default "samtec" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA
Dinh Nguyen55c7a762015-09-01 17:41:52 -0500112 default "terasic" if TARGET_SOCFPGA_TERASIC_DE0_NANO
Anatolij Gustschine9c847c2016-11-14 16:07:10 +0100113 default "terasic" if TARGET_SOCFPGA_TERASIC_DE1_SOC
Marek Vasut952caa22015-06-21 17:28:53 +0200114 default "terasic" if TARGET_SOCFPGA_TERASIC_SOCKIT
Masahiro Yamada7865f4b2015-04-21 20:38:20 +0900115
116config SYS_SOC
117 default "socfpga"
118
119config SYS_CONFIG_NAME
Dinh Nguyen3cbc7b82015-09-22 17:01:32 -0500120 default "socfpga_arria5_socdk" if TARGET_SOCFPGA_ARRIA5_SOCDK
121 default "socfpga_cyclone5_socdk" if TARGET_SOCFPGA_CYCLONE5_SOCDK
Dinh Nguyen55c7a762015-09-01 17:41:52 -0500122 default "socfpga_de0_nano_soc" if TARGET_SOCFPGA_TERASIC_DE0_NANO
Anatolij Gustschine9c847c2016-11-14 16:07:10 +0100123 default "socfpga_de1_soc" if TARGET_SOCFPGA_TERASIC_DE1_SOC
Pavel Machek35546f62016-06-07 12:37:23 +0200124 default "socfpga_is1" if TARGET_SOCFPGA_IS1
Marek Vasutd88995a2015-08-03 01:37:28 +0200125 default "socfpga_mcvevk" if TARGET_SOCFPGA_DENX_MCVEVK
Marek Vasut952caa22015-06-21 17:28:53 +0200126 default "socfpga_sockit" if TARGET_SOCFPGA_TERASIC_SOCKIT
Marek Vasut856b30d2015-11-23 17:06:27 +0100127 default "socfpga_socrates" if TARGET_SOCFPGA_EBV_SOCRATES
Stefan Roeseae9996c2015-11-18 11:06:09 +0100128 default "socfpga_sr1500" if TARGET_SOCFPGA_SR1500
Marek Vasut569a1912015-12-01 18:09:52 +0100129 default "socfpga_vining_fpga" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA
Masahiro Yamada7865f4b2015-04-21 20:38:20 +0900130
131endif