blob: a6307251c1fc55d357d50bf17fc2b354218238cc [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Chandan Nath5289e832011-10-14 02:58:26 +00002/*
3 * board.c
4 *
5 * Common board functions for AM33XX based boards
6 *
7 * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
Chandan Nath5289e832011-10-14 02:58:26 +00008 */
9
10#include <common.h>
Simon Glassd12010b2014-10-22 21:37:10 -060011#include <dm.h>
Lokesh Vutla878d8852017-05-05 13:45:28 +053012#include <debug_uart.h>
Tom Rini973b6632012-07-30 16:13:10 -070013#include <errno.h>
Simon Glass7fe32b32022-03-04 08:43:05 -070014#include <event.h>
Simon Glass9b4a2052019-12-28 10:45:05 -070015#include <init.h>
Simon Glass90526e92020-05-10 11:39:56 -060016#include <net.h>
Simon Glass4119e062014-10-22 21:37:11 -060017#include <ns16550.h>
Faiz Abbas41cf3cb2020-09-14 12:11:15 +053018#include <omap3_spi.h>
Tom Rini47f7bca2012-08-13 12:03:19 -070019#include <spl.h>
Chandan Nath5289e832011-10-14 02:58:26 +000020#include <asm/arch/cpu.h>
21#include <asm/arch/hardware.h>
Chandan Nath8a8f0842012-01-09 20:38:59 +000022#include <asm/arch/omap.h>
Chandan Nath5289e832011-10-14 02:58:26 +000023#include <asm/arch/ddr_defs.h>
24#include <asm/arch/clock.h>
Steve Sakoman3b971522012-06-04 05:35:34 +000025#include <asm/arch/gpio.h>
Jean-Jacques Hiblot0e6e67c2018-12-07 14:50:43 +010026#include <asm/arch/i2c.h>
Moses Christopher050531d2021-06-11 16:13:34 +000027#if IS_ENABLED(CONFIG_TARGET_AM335X_GUARDIAN)
28#include <asm/arch/mem-guardian.h>
29#else
Ilya Yanok8eb16b72012-11-06 13:06:30 +000030#include <asm/arch/mem.h>
Moses Christopher050531d2021-06-11 16:13:34 +000031#endif
Chandan Nath8a8f0842012-01-09 20:38:59 +000032#include <asm/arch/mmc_host_def.h>
Tom Rinidb7dd812012-07-31 10:50:01 -070033#include <asm/arch/sys_proto.h>
Simon Glass401d1c42020-10-30 21:38:53 -060034#include <asm/global_data.h>
Chandan Nath5289e832011-10-14 02:58:26 +000035#include <asm/io.h>
Tom Rinifda35eb2012-07-03 08:51:34 -070036#include <asm/emif.h>
Tom Rini65d750b2012-07-31 08:55:01 -070037#include <asm/gpio.h>
Semen Protsenko00bbe962017-06-02 18:00:00 +030038#include <asm/omap_common.h>
Tom Rini973b6632012-07-30 16:13:10 -070039#include <i2c.h>
40#include <miiphy.h>
41#include <cpsw.h>
Simon Glassc05ed002020-05-10 11:40:11 -060042#include <linux/delay.h>
Masahiro Yamada1221ce42016-09-21 11:28:55 +090043#include <linux/errno.h>
Tom Rini6a0d8032013-08-30 16:28:44 -040044#include <linux/compiler.h>
Ilya Yanok7df5cf32012-11-06 13:48:23 +000045#include <linux/usb/ch9.h>
46#include <linux/usb/gadget.h>
47#include <linux/usb/musb.h>
48#include <asm/omap_musb.h>
Tom Rini155d4242013-08-28 09:00:28 -040049#include <asm/davinci_rtc.h>
Chandan Nath5289e832011-10-14 02:58:26 +000050
Brad Griffis6fe3e5b2019-04-29 09:59:30 +053051#define AM43XX_EMIF_BASE 0x4C000000
52#define AM43XX_SDRAM_CONFIG_OFFSET 0x8
53#define AM43XX_SDRAM_TYPE_MASK 0xE0000000
54#define AM43XX_SDRAM_TYPE_SHIFT 29
55#define AM43XX_SDRAM_TYPE_DDR3 3
56#define AM43XX_READ_WRITE_LEVELING_CTRL_OFFSET 0xDC
57#define AM43XX_RDWRLVLFULL_START 0x80000000
58
Faiz Abbas41cf3cb2020-09-14 12:11:15 +053059/* SPI flash. */
60#if CONFIG_IS_ENABLED(DM_SPI) && !CONFIG_IS_ENABLED(OF_CONTROL)
61#define AM33XX_SPI0_BASE 0x48030000
62#define AM33XX_SPI0_OFFSET (AM33XX_SPI0_BASE + OMAP4_MCSPI_REG_OFFSET)
63#endif
64
Chandan Nath5289e832011-10-14 02:58:26 +000065DECLARE_GLOBAL_DATA_PTR;
66
Tom Rini86277332017-05-16 14:46:35 -040067int dram_init(void)
68{
Tom Rinia2ac2b92021-08-27 21:18:30 -040069#if !CONFIG_IS_ENABLED(SKIP_LOWLEVEL_INIT)
Tom Rini86277332017-05-16 14:46:35 -040070 sdram_init();
71#endif
72
73 /* dram_init must store complete ramsize in gd->ram_size */
74 gd->ram_size = get_ram_size(
Tom Riniaa6e94d2022-11-16 13:10:37 -050075 (void *)CFG_SYS_SDRAM_BASE,
Tom Rini8a897c42022-12-04 10:04:51 -050076 CFG_MAX_RAM_BANK_SIZE);
Tom Rini86277332017-05-16 14:46:35 -040077 return 0;
78}
79
80int dram_init_banksize(void)
81{
Tom Riniaa6e94d2022-11-16 13:10:37 -050082 gd->bd->bi_dram[0].start = CFG_SYS_SDRAM_BASE;
Tom Rini86277332017-05-16 14:46:35 -040083 gd->bd->bi_dram[0].size = gd->ram_size;
84
85 return 0;
86}
87
Tom Rini75507d52015-12-06 11:09:59 -050088#if !CONFIG_IS_ENABLED(OF_CONTROL)
Simon Glass8a8d24b2020-12-03 16:55:23 -070089static const struct ns16550_plat am33xx_serial[] = {
Tom Rini91092132022-11-16 13:10:28 -050090 { .base = CFG_SYS_NS16550_COM1, .reg_shift = 2,
91 .clock = CFG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
92# ifdef CFG_SYS_NS16550_COM2
93 { .base = CFG_SYS_NS16550_COM2, .reg_shift = 2,
94 .clock = CFG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
95# ifdef CFG_SYS_NS16550_COM3
96 { .base = CFG_SYS_NS16550_COM3, .reg_shift = 2,
97 .clock = CFG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
98 { .base = CFG_SYS_NS16550_COM4, .reg_shift = 2,
99 .clock = CFG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
100 { .base = CFG_SYS_NS16550_COM5, .reg_shift = 2,
101 .clock = CFG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
102 { .base = CFG_SYS_NS16550_COM6, .reg_shift = 2,
103 .clock = CFG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
Simon Glass4119e062014-10-22 21:37:11 -0600104# endif
Tom Rini1480fdf2015-07-31 19:55:08 -0400105# endif
Simon Glass4119e062014-10-22 21:37:11 -0600106};
107
Simon Glass20e442a2020-12-28 20:34:54 -0700108U_BOOT_DRVINFOS(am33xx_uarts) = {
Tom Rini75507d52015-12-06 11:09:59 -0500109 { "ns16550_serial", &am33xx_serial[0] },
Tom Rini91092132022-11-16 13:10:28 -0500110# ifdef CFG_SYS_NS16550_COM2
Tom Rini75507d52015-12-06 11:09:59 -0500111 { "ns16550_serial", &am33xx_serial[1] },
Tom Rini91092132022-11-16 13:10:28 -0500112# ifdef CFG_SYS_NS16550_COM3
Tom Rini75507d52015-12-06 11:09:59 -0500113 { "ns16550_serial", &am33xx_serial[2] },
114 { "ns16550_serial", &am33xx_serial[3] },
115 { "ns16550_serial", &am33xx_serial[4] },
116 { "ns16550_serial", &am33xx_serial[5] },
Simon Glass4119e062014-10-22 21:37:11 -0600117# endif
118# endif
119};
Simon Glass4119e062014-10-22 21:37:11 -0600120
Igor Opaniuk2147a162021-02-09 13:52:45 +0200121#if CONFIG_IS_ENABLED(DM_I2C)
Simon Glass8a8d24b2020-12-03 16:55:23 -0700122static const struct omap_i2c_plat am33xx_i2c[] = {
Jean-Jacques Hiblot0e6e67c2018-12-07 14:50:43 +0100123 { I2C_BASE1, 100000, OMAP_I2C_REV_V2},
124 { I2C_BASE2, 100000, OMAP_I2C_REV_V2},
125 { I2C_BASE3, 100000, OMAP_I2C_REV_V2},
126};
127
Simon Glass20e442a2020-12-28 20:34:54 -0700128U_BOOT_DRVINFOS(am33xx_i2c) = {
Jean-Jacques Hiblot0e6e67c2018-12-07 14:50:43 +0100129 { "i2c_omap", &am33xx_i2c[0] },
130 { "i2c_omap", &am33xx_i2c[1] },
131 { "i2c_omap", &am33xx_i2c[2] },
132};
133#endif
134
Simon Glassbcee8d62019-12-06 21:41:35 -0700135#if CONFIG_IS_ENABLED(DM_GPIO)
Simon Glass8a8d24b2020-12-03 16:55:23 -0700136static const struct omap_gpio_plat am33xx_gpio[] = {
Tom Rini90345c92016-01-05 12:17:15 -0500137 { 0, AM33XX_GPIO0_BASE },
138 { 1, AM33XX_GPIO1_BASE },
139 { 2, AM33XX_GPIO2_BASE },
140 { 3, AM33XX_GPIO3_BASE },
141#ifdef CONFIG_AM43XX
142 { 4, AM33XX_GPIO4_BASE },
143 { 5, AM33XX_GPIO5_BASE },
144#endif
145};
146
Simon Glass20e442a2020-12-28 20:34:54 -0700147U_BOOT_DRVINFOS(am33xx_gpios) = {
Tom Rini90345c92016-01-05 12:17:15 -0500148 { "gpio_omap", &am33xx_gpio[0] },
149 { "gpio_omap", &am33xx_gpio[1] },
150 { "gpio_omap", &am33xx_gpio[2] },
151 { "gpio_omap", &am33xx_gpio[3] },
152#ifdef CONFIG_AM43XX
153 { "gpio_omap", &am33xx_gpio[4] },
154 { "gpio_omap", &am33xx_gpio[5] },
155#endif
156};
157#endif
Faiz Abbas41cf3cb2020-09-14 12:11:15 +0530158#if CONFIG_IS_ENABLED(DM_SPI) && !CONFIG_IS_ENABLED(OF_CONTROL)
159static const struct omap3_spi_plat omap3_spi_pdata = {
160 .regs = (struct mcspi *)AM33XX_SPI0_OFFSET,
161 .pin_dir = MCSPI_PINDIR_D0_IN_D1_OUT,
162};
163
Simon Glass20e442a2020-12-28 20:34:54 -0700164U_BOOT_DRVINFO(am33xx_spi) = {
Faiz Abbas41cf3cb2020-09-14 12:11:15 +0530165 .name = "omap3_spi",
Simon Glasscaa4daa2020-12-03 16:55:18 -0700166 .plat = &omap3_spi_pdata,
Faiz Abbas41cf3cb2020-09-14 12:11:15 +0530167};
168#endif
Tom Rini90345c92016-01-05 12:17:15 -0500169#endif
Simon Glassd12010b2014-10-22 21:37:10 -0600170
Simon Glassbcee8d62019-12-06 21:41:35 -0700171#if !CONFIG_IS_ENABLED(DM_GPIO)
Dave Gerlachcd8341b2014-02-10 11:41:49 -0500172static const struct gpio_bank gpio_bank_am33xx[] = {
Tom Rini0a9e3402015-07-31 19:55:09 -0400173 { (void *)AM33XX_GPIO0_BASE },
174 { (void *)AM33XX_GPIO1_BASE },
175 { (void *)AM33XX_GPIO2_BASE },
176 { (void *)AM33XX_GPIO3_BASE },
Dave Gerlachcd8341b2014-02-10 11:41:49 -0500177#ifdef CONFIG_AM43XX
Tom Rini0a9e3402015-07-31 19:55:09 -0400178 { (void *)AM33XX_GPIO4_BASE },
179 { (void *)AM33XX_GPIO5_BASE },
Dave Gerlachcd8341b2014-02-10 11:41:49 -0500180#endif
Steve Sakoman3b971522012-06-04 05:35:34 +0000181};
182
183const struct gpio_bank *const omap_gpio_bank = gpio_bank_am33xx;
Simon Glassd12010b2014-10-22 21:37:10 -0600184#endif
185
Jean-Jacques Hiblotd5abcf92017-02-01 11:39:14 +0100186#if defined(CONFIG_MMC_OMAP_HS)
Masahiro Yamadab75d8dc2020-06-26 15:13:33 +0900187int cpu_mmc_init(struct bd_info *bis)
Chandan Nath876bdd62012-01-09 20:38:58 +0000188{
Tom Rini0689a2e2012-08-08 10:31:08 -0700189 int ret;
Peter Korsgaard75a23882012-10-18 01:21:10 +0000190
Nikita Kiryanove3913f52012-12-03 02:19:47 +0000191 ret = omap_mmc_init(0, 0, 0, -1, -1);
Tom Rini0689a2e2012-08-08 10:31:08 -0700192 if (ret)
193 return ret;
194
Nikita Kiryanove3913f52012-12-03 02:19:47 +0000195 return omap_mmc_init(1, 0, 0, -1, -1);
Chandan Nath876bdd62012-01-09 20:38:58 +0000196}
197#endif
Chandan Nath8a8f0842012-01-09 20:38:59 +0000198
Tero Kristo7619bad2018-03-17 13:32:52 +0530199/*
200 * RTC only with DDR in self-refresh mode magic value, checked against during
201 * boot to see if we have a valid config. This should be in sync with the value
202 * that will be in drivers/soc/ti/pm33xx.c.
203 */
204#define RTC_MAGIC_VAL 0x8cd0
205
206/* Board type field bit shift for RTC only with DDR in self-refresh mode */
207#define RTC_BOARD_TYPE_SHIFT 16
208
Ilya Yanok7df5cf32012-11-06 13:48:23 +0000209/* AM33XX has two MUSB controllers which can be host or gadget */
Tom Rini6815a662022-03-21 21:33:27 -0400210#if (defined(CONFIG_AM335X_USB0) || defined(CONFIG_AM335X_USB1)) && \
211 defined(CONFIG_SPL_BUILD)
Jean-Jacques Hiblot7a43dd72018-12-04 11:30:58 +0100212
213static struct musb_hdrc_config musb_config = {
214 .multipoint = 1,
215 .dyn_fifo = 1,
216 .num_eps = 16,
217 .ram_bits = 12,
218};
219
Tom Rini6815a662022-03-21 21:33:27 -0400220#ifdef CONFIG_AM335X_USB0
Simon Glass8a8d24b2020-12-03 16:55:23 -0700221static struct ti_musb_plat usb0 = {
Jean-Jacques Hiblot7a43dd72018-12-04 11:30:58 +0100222 .base = (void *)USB0_OTG_BASE,
223 .ctrl_mod_base = &((struct ctrl_dev *)CTRL_DEVICE_BASE)->usb_ctrl0,
224 .plat = {
225 .config = &musb_config,
226 .power = 50,
227 .platform_ops = &musb_dsps_ops,
228 },
229};
Tom Rini6815a662022-03-21 21:33:27 -0400230#endif
Jean-Jacques Hiblot7a43dd72018-12-04 11:30:58 +0100231
Tom Rini6815a662022-03-21 21:33:27 -0400232#ifdef CONFIG_AM335X_USB1
Simon Glass8a8d24b2020-12-03 16:55:23 -0700233static struct ti_musb_plat usb1 = {
Jean-Jacques Hiblot7a43dd72018-12-04 11:30:58 +0100234 .base = (void *)USB1_OTG_BASE,
235 .ctrl_mod_base = &((struct ctrl_dev *)CTRL_DEVICE_BASE)->usb_ctrl1,
236 .plat = {
237 .config = &musb_config,
238 .power = 50,
239 .platform_ops = &musb_dsps_ops,
240 },
241};
Tom Rini6815a662022-03-21 21:33:27 -0400242#endif
Jean-Jacques Hiblot7a43dd72018-12-04 11:30:58 +0100243
Simon Glass20e442a2020-12-28 20:34:54 -0700244U_BOOT_DRVINFOS(am33xx_usbs) = {
Tom Riniae3f4672022-03-11 23:07:29 -0500245#ifdef CONFIG_AM335X_USB0_PERIPHERAL
Jean-Jacques Hiblot7a43dd72018-12-04 11:30:58 +0100246 { "ti-musb-peripheral", &usb0 },
Tom Riniae3f4672022-03-11 23:07:29 -0500247#elif defined(CONFIG_AM335X_USB0_HOST)
Jean-Jacques Hiblot7a43dd72018-12-04 11:30:58 +0100248 { "ti-musb-host", &usb0 },
249#endif
Tom Riniae3f4672022-03-11 23:07:29 -0500250#ifdef CONFIG_AM335X_USB1_PERIPHERAL
Jean-Jacques Hiblot7a43dd72018-12-04 11:30:58 +0100251 { "ti-musb-peripheral", &usb1 },
Tom Riniae3f4672022-03-11 23:07:29 -0500252#elif defined(CONFIG_AM335X_USB1_HOST)
Jean-Jacques Hiblot7a43dd72018-12-04 11:30:58 +0100253 { "ti-musb-host", &usb1 },
254#endif
255};
256
257int arch_misc_init(void)
258{
259 return 0;
260}
Alexandru Gagniuc409a81d2017-02-06 19:17:33 -0800261#else /* CONFIG_USB_MUSB_* && CONFIG_AM335X_USB* && !CONFIG_DM_USB */
262
263int arch_misc_init(void)
264{
Mugunthan V N3aec2642016-11-17 14:38:09 +0530265 struct udevice *dev;
266 int ret;
267
Michal Suchanekc726fc02022-10-12 21:57:59 +0200268 ret = uclass_first_device_err(UCLASS_MISC, &dev);
269 if (ret)
Mugunthan V N3aec2642016-11-17 14:38:09 +0530270 return ret;
Mugunthan V Nba7916c2016-11-17 14:38:13 +0530271
272#if defined(CONFIG_DM_ETH) && defined(CONFIG_USB_ETHER)
273 ret = usb_ether_init();
274 if (ret) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900275 pr_err("USB ether init failed\n");
Mugunthan V Nba7916c2016-11-17 14:38:13 +0530276 return ret;
277 }
278#endif
Alexandru Gagniuc409a81d2017-02-06 19:17:33 -0800279
Ilya Yanok7df5cf32012-11-06 13:48:23 +0000280 return 0;
281}
Heiko Schocher49f78362013-06-05 07:47:56 +0200282
Alexandru Gagniuc409a81d2017-02-06 19:17:33 -0800283#endif /* CONFIG_USB_MUSB_* && CONFIG_AM335X_USB* && !CONFIG_DM_USB */
284
Tom Rinia2ac2b92021-08-27 21:18:30 -0400285#if !CONFIG_IS_ENABLED(SKIP_LOWLEVEL_INIT)
Tero Kristo7619bad2018-03-17 13:32:52 +0530286
287#if defined(CONFIG_SPL_AM33XX_ENABLE_RTC32K_OSC) || \
288 (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_RTC_DDR_SUPPORT))
289static void rtc32k_unlock(struct davinci_rtc *rtc)
290{
291 /*
292 * Unlock the RTC's registers. For more details please see the
293 * RTC_SS section of the TRM. In order to unlock we need to
294 * write these specific values (keys) in this order.
295 */
296 writel(RTC_KICK0R_WE, &rtc->kick0r);
297 writel(RTC_KICK1R_WE, &rtc->kick1r);
298}
299#endif
300
301#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_RTC_DDR_SUPPORT)
302/*
303 * Write contents of the RTC_SCRATCH1 register based on board type
304 * Two things are passed
305 * on. First 16 bits (0:15) are written with RTC_MAGIC value. Once the
306 * control gets to kernel, kernel reads the scratchpad register and gets to
307 * know that bootloader has rtc_only support.
308 *
309 * Second important thing is the board type (16:31). This is needed in the
310 * rtc_only boot where in we want to avoid costly i2c reads to eeprom to
311 * identify the board type and we go ahead and copy the board strings to
312 * am43xx_board_name.
313 */
314void update_rtc_magic(void)
315{
316 struct davinci_rtc *rtc = (struct davinci_rtc *)RTC_BASE;
317 u32 magic = RTC_MAGIC_VAL;
318
319 magic |= (rtc_only_get_board_type() << RTC_BOARD_TYPE_SHIFT);
320
321 rtc32k_unlock(rtc);
322
323 /* write magic */
324 writel(magic, &rtc->scratch1);
325}
326#endif
327
Tom Rini6a0d8032013-08-30 16:28:44 -0400328/*
Tom Rini196311d2014-05-21 12:57:22 -0400329 * In the case of non-SPL based booting we'll want to call these
330 * functions a tiny bit later as it will require gd to be set and cleared
331 * and that's not true in s_init in this case so we cannot do it there.
332 */
333int board_early_init_f(void)
334{
Tom Rini196311d2014-05-21 12:57:22 -0400335 set_mux_conf_regs();
Marek Vasutb2a2bf42019-05-25 22:40:35 +0200336 prcm_init();
Tero Kristo7619bad2018-03-17 13:32:52 +0530337#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_RTC_DDR_SUPPORT)
338 update_rtc_magic();
339#endif
Tom Rini196311d2014-05-21 12:57:22 -0400340 return 0;
341}
342
343/*
Tom Rini6a0d8032013-08-30 16:28:44 -0400344 * This function is the place to do per-board things such as ramp up the
345 * MPU clock frequency.
346 */
347__weak void am33xx_spl_board_init(void)
348{
349}
350
Heiko Schocher16678eb2013-11-04 14:05:00 +0100351#if defined(CONFIG_SPL_AM33XX_ENABLE_RTC32K_OSC)
Heiko Schocher06604812013-07-30 10:48:54 +0530352static void rtc32k_enable(void)
Heiko Schocher49f78362013-06-05 07:47:56 +0200353{
Tom Rini155d4242013-08-28 09:00:28 -0400354 struct davinci_rtc *rtc = (struct davinci_rtc *)RTC_BASE;
Heiko Schocher49f78362013-06-05 07:47:56 +0200355
Tero Kristo7619bad2018-03-17 13:32:52 +0530356 rtc32k_unlock(rtc);
Heiko Schocher49f78362013-06-05 07:47:56 +0200357
358 /* Enable the RTC 32K OSC by setting bits 3 and 6. */
359 writel((1 << 3) | (1 << 6), &rtc->osc);
360}
Heiko Schocher16678eb2013-11-04 14:05:00 +0100361#endif
Heiko Schocher7ea7f682013-06-04 11:00:57 +0200362
Heiko Schocher06604812013-07-30 10:48:54 +0530363static void uart_soft_reset(void)
Heiko Schocher7ea7f682013-06-04 11:00:57 +0200364{
365 struct uart_sys *uart_base = (struct uart_sys *)DEFAULT_UART_BASE;
366 u32 regval;
367
368 regval = readl(&uart_base->uartsyscfg);
369 regval |= UART_RESET;
370 writel(regval, &uart_base->uartsyscfg);
371 while ((readl(&uart_base->uartsyssts) &
372 UART_CLK_RUNNING_MASK) != UART_CLK_RUNNING_MASK)
373 ;
374
375 /* Disable smart idle */
376 regval = readl(&uart_base->uartsyscfg);
377 regval |= UART_SMART_IDLE_EN;
378 writel(regval, &uart_base->uartsyscfg);
379}
Heiko Schocher06604812013-07-30 10:48:54 +0530380
381static void watchdog_disable(void)
382{
383 struct wd_timer *wdtimer = (struct wd_timer *)WDT_BASE;
384
385 writel(0xAAAA, &wdtimer->wdtwspr);
386 while (readl(&wdtimer->wdtwwps) != 0x0)
387 ;
388 writel(0x5555, &wdtimer->wdtwspr);
389 while (readl(&wdtimer->wdtwwps) != 0x0)
390 ;
391}
Heiko Schocher06604812013-07-30 10:48:54 +0530392
Tero Kristo7619bad2018-03-17 13:32:52 +0530393#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_RTC_DDR_SUPPORT)
394/*
395 * Check if we are executing rtc-only + DDR mode, and resume from it if needed
396 */
397static void rtc_only(void)
398{
399 struct davinci_rtc *rtc = (struct davinci_rtc *)RTC_BASE;
Russ Dill025a0d42018-03-20 12:23:00 +0530400 struct prm_device_inst *prm_device =
401 (struct prm_device_inst *)PRM_DEVICE_INST;
402
Brad Griffis6fe3e5b2019-04-29 09:59:30 +0530403 u32 scratch1, sdrc;
Tero Kristo7619bad2018-03-17 13:32:52 +0530404 void (*resume_func)(void);
405
406 scratch1 = readl(&rtc->scratch1);
407
408 /*
409 * Check RTC scratch against RTC_MAGIC_VAL, RTC_MAGIC_VAL is only
410 * written to this register when we want to wake up from RTC only
411 * with DDR in self-refresh mode. Contents of the RTC_SCRATCH1:
412 * bits 0-15: RTC_MAGIC_VAL
413 * bits 16-31: board type (needed for sdram_init)
414 */
415 if ((scratch1 & 0xffff) != RTC_MAGIC_VAL)
416 return;
417
418 rtc32k_unlock(rtc);
419
420 /* Clear RTC magic */
421 writel(0, &rtc->scratch1);
422
423 /*
424 * Update board type based on value stored on RTC_SCRATCH1, this
425 * is done so that we don't need to read the board type from eeprom
426 * over i2c bus which is expensive
427 */
428 rtc_only_update_board_type(scratch1 >> RTC_BOARD_TYPE_SHIFT);
429
Russ Dill025a0d42018-03-20 12:23:00 +0530430 /*
431 * Enable EMIF_DEVOFF in PRCM_PRM_EMIF_CTRL to indicate to EMIF we
432 * are resuming from self-refresh. This avoids an unnecessary re-init
433 * of the DDR. The re-init takes time and we would need to wait for
434 * it to complete before accessing DDR to avoid L3 NOC errors.
435 */
436 writel(EMIF_CTRL_DEVOFF, &prm_device->emif_ctrl);
437
Tero Kristo7619bad2018-03-17 13:32:52 +0530438 rtc_only_prcm_init();
439 sdram_init();
440
Brad Griffis6fe3e5b2019-04-29 09:59:30 +0530441 /* Check EMIF4D_SDRAM_CONFIG[31:29] SDRAM_TYPE */
442 /* Only perform leveling if SDRAM_TYPE = 3 (DDR3) */
443 sdrc = readl(AM43XX_EMIF_BASE + AM43XX_SDRAM_CONFIG_OFFSET);
444
445 sdrc &= AM43XX_SDRAM_TYPE_MASK;
446 sdrc >>= AM43XX_SDRAM_TYPE_SHIFT;
447
448 if (sdrc == AM43XX_SDRAM_TYPE_DDR3) {
449 writel(AM43XX_RDWRLVLFULL_START,
450 AM43XX_EMIF_BASE +
451 AM43XX_READ_WRITE_LEVELING_CTRL_OFFSET);
452 mdelay(1);
453
454am43xx_wait:
455 sdrc = readl(AM43XX_EMIF_BASE +
456 AM43XX_READ_WRITE_LEVELING_CTRL_OFFSET);
457 if (sdrc == AM43XX_RDWRLVLFULL_START)
458 goto am43xx_wait;
459 }
460
Tero Kristo7619bad2018-03-17 13:32:52 +0530461 resume_func = (void *)readl(&rtc->scratch0);
462 if (resume_func)
463 resume_func();
464}
465#endif
466
Heiko Schocher06604812013-07-30 10:48:54 +0530467void s_init(void)
468{
Tero Kristo7619bad2018-03-17 13:32:52 +0530469#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_RTC_DDR_SUPPORT)
470 rtc_only();
471#endif
Lokesh Vutlac704a992016-10-14 10:35:23 +0530472}
473
474void early_system_init(void)
475{
Heiko Schocher06604812013-07-30 10:48:54 +0530476 /*
477 * The ROM will only have set up sufficient pinmux to allow for the
478 * first 4KiB NOR to be read, we must finish doing what we know of
479 * the NOR mux in this space in order to continue.
480 */
481#ifdef CONFIG_NOR_BOOT
482 enable_norboot_pin_mux();
483#endif
Heiko Schocher06604812013-07-30 10:48:54 +0530484 watchdog_disable();
Heiko Schocher06604812013-07-30 10:48:54 +0530485 set_uart_mux_conf();
Lokesh Vutlab64a7cb2016-10-14 10:35:24 +0530486 setup_early_clocks();
Heiko Schocher06604812013-07-30 10:48:54 +0530487 uart_soft_reset();
Lokesh Vutla4bd754d2017-06-27 13:50:56 +0530488#ifdef CONFIG_SPL_BUILD
489 /*
490 * Save the boot parameters passed from romcode.
491 * We cannot delay the saving further than this,
492 * to prevent overwrites.
493 */
494 save_omap_boot_params();
495#endif
Lokesh Vutla878d8852017-05-05 13:45:28 +0530496#ifdef CONFIG_DEBUG_UART_OMAP
497 debug_uart_init();
498#endif
Jean-Jacques Hiblot2b30b382018-12-07 14:50:45 +0100499
Faiz Abbasb442e162018-01-24 14:44:49 +0530500#ifdef CONFIG_SPL_BUILD
501 spl_early_init();
502#endif
Jean-Jacques Hiblot2b30b382018-12-07 14:50:45 +0100503
504#ifdef CONFIG_TI_I2C_BOARD_DETECT
505 do_board_detect();
506#endif
507
Heiko Schocher16678eb2013-11-04 14:05:00 +0100508#if defined(CONFIG_SPL_AM33XX_ENABLE_RTC32K_OSC)
Heiko Schocher06604812013-07-30 10:48:54 +0530509 /* Enable RTC32K clock */
510 rtc32k_enable();
Heiko Schocher16678eb2013-11-04 14:05:00 +0100511#endif
Heiko Schocher06604812013-07-30 10:48:54 +0530512}
Lokesh Vutlac704a992016-10-14 10:35:23 +0530513
514#ifdef CONFIG_SPL_BUILD
515void board_init_f(ulong dummy)
516{
Semen Protsenko00bbe962017-06-02 18:00:00 +0300517 hw_data_init();
Lokesh Vutlac704a992016-10-14 10:35:23 +0530518 early_system_init();
519 board_early_init_f();
520 sdram_init();
Lokesh Vutla86282792017-04-18 17:27:24 +0530521 /* dram_init must store complete ramsize in gd->ram_size */
522 gd->ram_size = get_ram_size(
Tom Riniaa6e94d2022-11-16 13:10:37 -0500523 (void *)CFG_SYS_SDRAM_BASE,
Tom Rini8a897c42022-12-04 10:04:51 -0500524 CFG_MAX_RAM_BANK_SIZE);
Lokesh Vutlac704a992016-10-14 10:35:23 +0530525}
Tom Rinid73f38f2014-03-05 14:57:47 -0500526#endif
Lokesh Vutlac704a992016-10-14 10:35:23 +0530527
528#endif
529
Simon Glassf72d0d42023-08-21 21:16:56 -0600530static int am33xx_dm_post_init(void)
Lokesh Vutlac704a992016-10-14 10:35:23 +0530531{
Semen Protsenko00bbe962017-06-02 18:00:00 +0300532 hw_data_init();
Tom Rinia2ac2b92021-08-27 21:18:30 -0400533#if !CONFIG_IS_ENABLED(SKIP_LOWLEVEL_INIT)
Lokesh Vutlac704a992016-10-14 10:35:23 +0530534 early_system_init();
535#endif
536 return 0;
537}
Simon Glassf72d0d42023-08-21 21:16:56 -0600538EVENT_SPY_SIMPLE(EVT_DM_POST_INIT_F, am33xx_dm_post_init);