blob: a4bd4b1d6a6f84508f9f53decea7dc6cb03ce6ee [file] [log] [blame]
wdenkab255f22002-09-18 09:04:55 +00001/*
stroese8b1ccd82004-09-16 12:34:51 +00002 * (C) Copyright 2001-2004
wdenkab255f22002-09-18 09:04:55 +00003 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenkab255f22002-09-18 09:04:55 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
19
20#define CONFIG_405GP 1 /* This is a PPC405GP CPU */
wdenkc837dcb2004-01-20 23:12:12 +000021#define CONFIG_4xx 1 /* ...member of PPC4xx family */
22#define CONFIG_AR405 1 /* ...on a AR405 board */
wdenkab255f22002-09-18 09:04:55 +000023
Wolfgang Denk2ae18242010-10-06 09:05:45 +020024#define CONFIG_SYS_TEXT_BASE 0xFFFA0000
25
wdenkc837dcb2004-01-20 23:12:12 +000026#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
wdenkab255f22002-09-18 09:04:55 +000027
wdenkc837dcb2004-01-20 23:12:12 +000028#define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */
wdenkab255f22002-09-18 09:04:55 +000029
stroese8b1ccd82004-09-16 12:34:51 +000030#define CONFIG_BOARD_TYPES 1 /* support board types */
31
wdenkab255f22002-09-18 09:04:55 +000032#define CONFIG_BAUDRATE 9600
33#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
34
35#if 1
36#define CONFIG_BOOTCOMMAND "bootm fff00000" /* autoboot command */
37#else
38#define CONFIG_BOOTCOMMAND "bootp" /* autoboot command */
39#endif
40
41#if 0
wdenkc837dcb2004-01-20 23:12:12 +000042#define CONFIG_BOOTARGS "root=/dev/nfs " \
43 "ip=192.168.2.176:192.168.2.190:192.168.2.79:255.255.255.0 " \
wdenkab255f22002-09-18 09:04:55 +000044 "nfsroot=192.168.2.190:/home/stefan/cpci405/target_ftest4"
45#else
46#define CONFIG_BOOTARGS "root=/dev/hda1 " \
47 "ip=192.168.2.176:192.168.2.190:192.168.2.79:255.255.255.0"
48
49#endif
50
stroese8b1ccd82004-09-16 12:34:51 +000051#define CONFIG_PREBOOT /* enable preboot variable */
52
wdenkab255f22002-09-18 09:04:55 +000053#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020054#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenkab255f22002-09-18 09:04:55 +000055
Ben Warren96e21f82008-10-27 23:50:15 -070056#define CONFIG_PPC4xx_EMAC
wdenkab255f22002-09-18 09:04:55 +000057#define CONFIG_MII 1 /* MII PHY management */
wdenkc837dcb2004-01-20 23:12:12 +000058#define CONFIG_PHY_ADDR 0 /* PHY address */
stroese8b1ccd82004-09-16 12:34:51 +000059#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
wdenkab255f22002-09-18 09:04:55 +000060
wdenkab255f22002-09-18 09:04:55 +000061
Jon Loeliger498ff9a2007-07-05 19:13:52 -050062/*
Jon Loeliger11799432007-07-10 09:02:57 -050063 * BOOTP options
64 */
65#define CONFIG_BOOTP_BOOTFILESIZE
66#define CONFIG_BOOTP_BOOTPATH
67#define CONFIG_BOOTP_GATEWAY
68#define CONFIG_BOOTP_HOSTNAME
69
70
71/*
Jon Loeliger498ff9a2007-07-05 19:13:52 -050072 * Command line configuration.
73 */
74#include <config_cmd_default.h>
75
76#define CONFIG_CMD_DHCP
77#define CONFIG_CMD_PCI
78#define CONFIG_CMD_IRQ
79#define CONFIG_CMD_ELF
80#define CONFIG_CMD_MII
Matthias Fuchs4710cee2010-02-01 13:54:09 +010081#undef CONFIG_CMD_NFS
Jon Loeliger498ff9a2007-07-05 19:13:52 -050082#define CONFIG_CMD_PING
83#define CONFIG_CMD_BSP
84
wdenkab255f22002-09-18 09:04:55 +000085
86#undef CONFIG_WATCHDOG /* watchdog disabled */
87
wdenkc837dcb2004-01-20 23:12:12 +000088#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
wdenkab255f22002-09-18 09:04:55 +000089
90/*
91 * Miscellaneous configurable options
92 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020093#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jon Loeliger498ff9a2007-07-05 19:13:52 -050094#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020095#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenkab255f22002-09-18 09:04:55 +000096#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020097#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkab255f22002-09-18 09:04:55 +000098#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020099#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
100#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
101#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenkab255f22002-09-18 09:04:55 +0000102
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200103#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
stroese8b1ccd82004-09-16 12:34:51 +0000104
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200105#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
wdenkab255f22002-09-18 09:04:55 +0000106
stroese8b1ccd82004-09-16 12:34:51 +0000107#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
stroesea20b27a2004-12-16 18:05:42 +0000108#define CONFIG_LOOPW 1 /* enable loopw command */
109#define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
stroese8b1ccd82004-09-16 12:34:51 +0000110
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
112#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
wdenkab255f22002-09-18 09:04:55 +0000113
Stefan Roese550650d2010-09-20 16:05:31 +0200114#define CONFIG_CONS_INDEX 1 /* Use UART0 */
115#define CONFIG_SYS_NS16550
116#define CONFIG_SYS_NS16550_SERIAL
117#define CONFIG_SYS_NS16550_REG_SIZE 1
118#define CONFIG_SYS_NS16550_CLK get_serial_clock()
119
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200120#define CONFIG_SYS_EXT_SERIAL_CLOCK 14745600 /* use external serial clock */
wdenkab255f22002-09-18 09:04:55 +0000121
122/* The following table includes the supported baudrates */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123#define CONFIG_SYS_BAUDRATE_TABLE \
wdenk8bde7f72003-06-27 21:31:46 +0000124 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
125 57600, 115200, 230400, 460800, 921600 }
wdenkab255f22002-09-18 09:04:55 +0000126
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200127#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
128#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
wdenkab255f22002-09-18 09:04:55 +0000129
wdenkab255f22002-09-18 09:04:55 +0000130#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
131
132/*-----------------------------------------------------------------------
133 * PCI stuff
134 *-----------------------------------------------------------------------
135 */
wdenkc837dcb2004-01-20 23:12:12 +0000136#define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
137#define PCI_HOST_FORCE 1 /* configure as pci host */
138#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
wdenkab255f22002-09-18 09:04:55 +0000139
wdenkc837dcb2004-01-20 23:12:12 +0000140#define CONFIG_PCI /* include pci support */
Gabor Juhos842033e2013-05-30 07:06:12 +0000141#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
wdenkc837dcb2004-01-20 23:12:12 +0000142#define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
143#define CONFIG_PCI_PNP /* do pci plug-and-play */
144 /* resource configuration */
wdenkab255f22002-09-18 09:04:55 +0000145
wdenkc837dcb2004-01-20 23:12:12 +0000146#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
stroesead10dd92003-02-14 11:21:23 +0000147
stroesea20b27a2004-12-16 18:05:42 +0000148#define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
149
wdenkc837dcb2004-01-20 23:12:12 +0000150#define CONFIG_PCI_BOOTDELAY 0 /* enable pci bootdelay variable*/
stroesead10dd92003-02-14 11:21:23 +0000151
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200152#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
153#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0403 /* PCI Device ID: ARISTO405 */
154#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
155#define CONFIG_SYS_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
156#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
157#define CONFIG_SYS_PCI_PTM2LA 0xfff00000 /* point to flash */
158#define CONFIG_SYS_PCI_PTM2MS 0xfff00001 /* 1MB, enable */
159#define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
wdenkab255f22002-09-18 09:04:55 +0000160
161/*-----------------------------------------------------------------------
162 * Start addresses for the final memory configuration
163 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200164 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkab255f22002-09-18 09:04:55 +0000165 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166#define CONFIG_SYS_SDRAM_BASE 0x00000000
Matthias Fuchsf3dc7f12010-07-26 17:17:51 +0200167#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_MONITOR_BASE
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200168#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
169#define CONFIG_SYS_MONITOR_LEN (~(CONFIG_SYS_TEXT_BASE) + 1)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200170#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
wdenkab255f22002-09-18 09:04:55 +0000171
172/*
173 * For booting Linux, the board info and command line data
174 * have to be in the first 8 MB of memory, since this is
175 * the maximum mapped by the Linux kernel during initialization.
176 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200177#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkab255f22002-09-18 09:04:55 +0000178/*-----------------------------------------------------------------------
179 * FLASH organization
180 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200181#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
182#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
wdenkab255f22002-09-18 09:04:55 +0000183
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200184#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
185#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenkab255f22002-09-18 09:04:55 +0000186
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200187#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
188#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
189#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
wdenkab255f22002-09-18 09:04:55 +0000190/*
191 * The following defines are added for buggy IOP480 byte interface.
192 * All other boards should use the standard values (CPCI405 etc.)
193 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
195#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
196#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
wdenkab255f22002-09-18 09:04:55 +0000197
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200198#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
wdenkab255f22002-09-18 09:04:55 +0000199
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200200#define CONFIG_ENV_IS_IN_FLASH 1
Matthias Fuchsf3dc7f12010-07-26 17:17:51 +0200201#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200202#define CONFIG_ENV_SECT_SIZE 0x10000 /* see README - env sector total size */
203#define CONFIG_ENV_SIZE 0x04000 /* Size of Environment */
stroesea20b27a2004-12-16 18:05:42 +0000204
Matthias Fuchsf3dc7f12010-07-26 17:17:51 +0200205#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR - CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200206#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
wdenkab255f22002-09-18 09:04:55 +0000207
wdenkab255f22002-09-18 09:04:55 +0000208/*
209 * Init Memory Controller:
210 *
211 * BR0/1 and OR0/1 (FLASH)
212 */
213
stroese8b1ccd82004-09-16 12:34:51 +0000214#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
wdenkab255f22002-09-18 09:04:55 +0000215
216/*-----------------------------------------------------------------------
217 * External Bus Controller (EBC) Setup
218 */
219
wdenkc837dcb2004-01-20 23:12:12 +0000220/* Memory Bank 0 (Flash Bank 0) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200221#define CONFIG_SYS_EBC_PB0AP 0x92015480
222#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
wdenkab255f22002-09-18 09:04:55 +0000223
wdenkc837dcb2004-01-20 23:12:12 +0000224/* Memory Bank 1 (CAN0, 1, 2, 3) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200225#define CONFIG_SYS_EBC_PB1AP 0x01000380 /* enable Ready, BEM=0 */
226#define CONFIG_SYS_EBC_PB1CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
wdenkab255f22002-09-18 09:04:55 +0000227
wdenkc837dcb2004-01-20 23:12:12 +0000228/* Memory Bank 2 (Expension Bus) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200229#define CONFIG_SYS_EBC_PB2AP 0x01000280 /* disable Ready, BEM=0 */
230#define CONFIG_SYS_EBC_PB2CR 0xF0118000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=8bit */
wdenkab255f22002-09-18 09:04:55 +0000231
wdenkc837dcb2004-01-20 23:12:12 +0000232/* Memory Bank 3 (16552) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200233#define CONFIG_SYS_EBC_PB3AP 0x01000380 /* enable Ready, BEM=0 */
234#define CONFIG_SYS_EBC_PB3CR 0xF0218000 /* BAS=0xF02,BS=1MB,BU=R/W,BW=8bit */
wdenkab255f22002-09-18 09:04:55 +0000235
wdenkc837dcb2004-01-20 23:12:12 +0000236/* Memory Bank 4 (FPGA regs) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200237#define CONFIG_SYS_EBC_PB4AP 0x01005380 /* enable Ready, BEM=0 */
238#define CONFIG_SYS_EBC_PB4CR 0xF031C000 /* BAS=0xF03,BS=1MB,BU=R/W,BW=32bit */
wdenkab255f22002-09-18 09:04:55 +0000239
wdenkc837dcb2004-01-20 23:12:12 +0000240/* Memory Bank 5 (Flash Bank 1/DUMMY) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200241#define CONFIG_SYS_EBC_PB5AP 0x92015480
242#define CONFIG_SYS_EBC_PB5CR 0xFF85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=16bit */
wdenkab255f22002-09-18 09:04:55 +0000243
244/*-----------------------------------------------------------------------
stroesec5d22902003-07-11 08:13:25 +0000245 * Definitions for initial stack pointer and data area (in data cache)
wdenkab255f22002-09-18 09:04:55 +0000246 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200247#define CONFIG_SYS_INIT_DCACHE_CS 7 /* use cs # 7 for data cache memory */
wdenkab255f22002-09-18 09:04:55 +0000248
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200249#define CONFIG_SYS_INIT_RAM_ADDR 0x40000000 /* use data cache */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200250#define CONFIG_SYS_INIT_RAM_SIZE 0x2000 /* Size of used area in RAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200251#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200252#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkab255f22002-09-18 09:04:55 +0000253
wdenkab255f22002-09-18 09:04:55 +0000254#endif /* __CONFIG_H */