blob: 0c9d7388e68a00c1c5b214472c3a911abda9b2b4 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Dinh Nguyen77754402012-10-04 06:46:02 +00002/*
3 * Copyright (C) 2012 Altera Corporation <www.altera.com>
Dinh Nguyen77754402012-10-04 06:46:02 +00004 */
5
6#include <common.h>
7#include <asm/io.h>
Dinh Nguyen0ef44d12015-04-15 16:44:32 -05008#include <asm/pl310.h>
Dinh Nguyen77754402012-10-04 06:46:02 +00009#include <asm/u-boot.h>
10#include <asm/utils.h>
Dinh Nguyen77754402012-10-04 06:46:02 +000011#include <image.h>
Dinh Nguyen77754402012-10-04 06:46:02 +000012#include <asm/arch/reset_manager.h>
13#include <spl.h>
Chin Liang See5d649d22013-09-11 11:24:48 -050014#include <asm/arch/system_manager.h>
Chin Liang See4c544192013-12-02 12:01:39 -060015#include <asm/arch/freeze_controller.h>
Chin Liang See3ab019e2014-07-22 04:28:35 -050016#include <asm/arch/clock_manager.h>
Tien Fong Chee011fa5f2017-12-05 15:58:08 +080017#include <asm/arch/misc.h>
Chin Liang See3ab019e2014-07-22 04:28:35 -050018#include <asm/arch/scan_manager.h>
Dinh Nguyen37ef0c72015-03-30 17:01:08 -050019#include <asm/arch/sdram.h>
Marek Vasut232fcc62015-07-09 05:15:40 +020020#include <asm/arch/scu.h>
21#include <asm/arch/nic301.h>
Ley Foon Tan8f4c80c2017-04-26 02:44:45 +080022#include <asm/sections.h>
23#include <fdtdec.h>
24#include <watchdog.h>
25#if defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
26#include <asm/arch/pinmux.h>
27#endif
Dinh Nguyen77754402012-10-04 06:46:02 +000028
29DECLARE_GLOBAL_DATA_PTR;
30
Ley Foon Tan8f4c80c2017-04-26 02:44:45 +080031#if defined(CONFIG_TARGET_SOCFPGA_GEN5)
Dinh Nguyen0ef44d12015-04-15 16:44:32 -050032static struct pl310_regs *const pl310 =
33 (struct pl310_regs *)CONFIG_SYS_PL310_BASE;
Marek Vasut232fcc62015-07-09 05:15:40 +020034static struct scu_registers *scu_regs =
35 (struct scu_registers *)SOCFPGA_MPUSCU_ADDRESS;
36static struct nic301_registers *nic301_regs =
37 (struct nic301_registers *)SOCFPGA_L3REGS_ADDRESS;
Ley Foon Tan8f4c80c2017-04-26 02:44:45 +080038#endif
39
40static const struct socfpga_system_manager *sysmgr_regs =
Marek Vasut066ad142015-07-21 16:11:16 +020041 (struct socfpga_system_manager *)SOCFPGA_SYSMGR_ADDRESS;
Marek Vasut232fcc62015-07-09 05:15:40 +020042
Marek Vasut64730542015-07-09 05:36:23 +020043u32 spl_boot_device(void)
44{
Marek Vasut066ad142015-07-21 16:11:16 +020045 const u32 bsel = readl(&sysmgr_regs->bootinfo);
46
Ley Foon Tan8f4c80c2017-04-26 02:44:45 +080047 switch (SYSMGR_GET_BOOTINFO_BSEL(bsel)) {
Marek Vasut066ad142015-07-21 16:11:16 +020048 case 0x1: /* FPGA (HPS2FPGA Bridge) */
49 return BOOT_DEVICE_RAM;
50 case 0x2: /* NAND Flash (1.8V) */
51 case 0x3: /* NAND Flash (3.0V) */
Marek Vasutac242e12015-12-20 04:00:42 +010052 socfpga_per_reset(SOCFPGA_RESET(NAND), 0);
Marek Vasut066ad142015-07-21 16:11:16 +020053 return BOOT_DEVICE_NAND;
54 case 0x4: /* SD/MMC External Transceiver (1.8V) */
55 case 0x5: /* SD/MMC Internal Transceiver (3.0V) */
56 socfpga_per_reset(SOCFPGA_RESET(SDMMC), 0);
57 socfpga_per_reset(SOCFPGA_RESET(DMA), 0);
58 return BOOT_DEVICE_MMC1;
59 case 0x6: /* QSPI Flash (1.8V) */
60 case 0x7: /* QSPI Flash (3.0V) */
61 socfpga_per_reset(SOCFPGA_RESET(QSPI), 0);
62 return BOOT_DEVICE_SPI;
63 default:
64 printf("Invalid boot device (bsel=%08x)!\n", bsel);
65 hang();
66 }
Marek Vasut64730542015-07-09 05:36:23 +020067}
68
Ley Foon Tan8f4c80c2017-04-26 02:44:45 +080069#if defined(CONFIG_TARGET_SOCFPGA_GEN5)
Marek Vasut232fcc62015-07-09 05:15:40 +020070static void socfpga_nic301_slave_ns(void)
71{
72 writel(0x1, &nic301_regs->lwhps2fpgaregs);
73 writel(0x1, &nic301_regs->hps2fpgaregs);
74 writel(0x1, &nic301_regs->acp);
75 writel(0x1, &nic301_regs->rom);
76 writel(0x1, &nic301_regs->ocram);
77 writel(0x1, &nic301_regs->sdrdata);
78}
Dinh Nguyen0ef44d12015-04-15 16:44:32 -050079
Dinh Nguyen0ef44d12015-04-15 16:44:32 -050080void board_init_f(ulong dummy)
81{
Marek Vasut64730542015-07-09 05:36:23 +020082 const struct cm_config *cm_default_cfg = cm_get_default_config();
Marek Vasut64730542015-07-09 05:36:23 +020083 unsigned long sdram_size;
Dinh Nguyen0ef44d12015-04-15 16:44:32 -050084 unsigned long reg;
Marek Vasut64730542015-07-09 05:36:23 +020085
Dinh Nguyen0ef44d12015-04-15 16:44:32 -050086 /*
87 * First C code to run. Clear fake OCRAM ECC first as SBE
88 * and DBE might triggered during power on
89 */
90 reg = readl(&sysmgr_regs->eccgrp_ocram);
91 if (reg & SYSMGR_ECC_OCRAM_SERR)
92 writel(SYSMGR_ECC_OCRAM_SERR | SYSMGR_ECC_OCRAM_EN,
93 &sysmgr_regs->eccgrp_ocram);
94 if (reg & SYSMGR_ECC_OCRAM_DERR)
95 writel(SYSMGR_ECC_OCRAM_DERR | SYSMGR_ECC_OCRAM_EN,
96 &sysmgr_regs->eccgrp_ocram);
97
98 memset(__bss_start, 0, __bss_end - __bss_start);
99
Marek Vasut232fcc62015-07-09 05:15:40 +0200100 socfpga_nic301_slave_ns();
101
102 /* Configure ARM MPU SNSAC register. */
103 setbits_le32(&scu_regs->sacr, 0xfff);
104
Dinh Nguyen0ef44d12015-04-15 16:44:32 -0500105 /* Remap SDRAM to 0x0 */
Marek Vasut232fcc62015-07-09 05:15:40 +0200106 writel(0x1, &nic301_regs->remap); /* remap.mpuzero */
Dinh Nguyen0ef44d12015-04-15 16:44:32 -0500107 writel(0x1, &pl310->pl310_addr_filter_start);
108
Chin Liang See4c544192013-12-02 12:01:39 -0600109 debug("Freezing all I/O banks\n");
110 /* freeze all IO banks */
111 sys_mgr_frzctrl_freeze_req();
112
Marek Vasutbd65fe32015-07-09 05:21:02 +0200113 /* Put everything into reset but L4WD0. */
114 socfpga_per_reset_all();
115 /* Put FPGA bridges into reset too. */
116 socfpga_bridges_reset(1);
117
Marek Vasuta71df7a2015-07-09 02:51:56 +0200118 socfpga_per_reset(SOCFPGA_RESET(SDR), 0);
119 socfpga_per_reset(SOCFPGA_RESET(UART0), 0);
120 socfpga_per_reset(SOCFPGA_RESET(OSC1TIMER0), 0);
Dinh Nguyen0812a1d2015-03-30 17:01:05 -0500121
Dinh Nguyen9fd565d2015-03-30 17:01:06 -0500122 timer_init();
123
Chin Liang Seeddfeb0a2014-03-04 22:13:53 -0600124 debug("Reconfigure Clock Manager\n");
125 /* reconfigure the PLLs */
Ley Foon Tande778112017-04-26 02:44:33 +0800126 if (cm_basic_init(cm_default_cfg))
127 hang();
Chin Liang Seeddfeb0a2014-03-04 22:13:53 -0600128
Dinh Nguyen08e463e2015-03-30 17:01:07 -0500129 /* Enable bootrom to configure IOs. */
Marek Vasut40687b42015-07-09 04:40:11 +0200130 sysmgr_config_warmrstcfgio(1);
Dinh Nguyen08e463e2015-03-30 17:01:07 -0500131
Chin Liang Seedc4d4aa2014-06-10 01:17:42 -0500132 /* configure the IOCSR / IO buffer settings */
133 if (scan_mgr_configure_iocsr())
134 hang();
135
Marek Vasut4a0080d2015-07-09 04:48:56 +0200136 sysmgr_config_warmrstcfgio(0);
137
Chin Liang See5d649d22013-09-11 11:24:48 -0500138 /* configure the pin muxing through system manager */
Marek Vasut4a0080d2015-07-09 04:48:56 +0200139 sysmgr_config_warmrstcfgio(1);
Chin Liang See5d649d22013-09-11 11:24:48 -0500140 sysmgr_pinmux_init();
Marek Vasut4a0080d2015-07-09 04:48:56 +0200141 sysmgr_config_warmrstcfgio(0);
142
Marek Vasutbd65fe32015-07-09 05:21:02 +0200143 /* De-assert reset for peripherals and bridges based on handoff */
Dinh Nguyen77754402012-10-04 06:46:02 +0000144 reset_deassert_peripherals_handoff();
Marek Vasutbd65fe32015-07-09 05:21:02 +0200145 socfpga_bridges_reset(0);
Dinh Nguyen77754402012-10-04 06:46:02 +0000146
Chin Liang See4c544192013-12-02 12:01:39 -0600147 debug("Unfreezing/Thaw all I/O banks\n");
148 /* unfreeze / thaw all IO banks */
149 sys_mgr_frzctrl_thaw_req();
150
Dinh Nguyen77754402012-10-04 06:46:02 +0000151 /* enable console uart printing */
152 preloader_console_init();
Dinh Nguyen37ef0c72015-03-30 17:01:08 -0500153
154 if (sdram_mmr_init_full(0xffffffff) != 0) {
155 puts("SDRAM init failed.\n");
156 hang();
157 }
158
159 debug("SDRAM: Calibrating PHY\n");
160 /* SDRAM calibration */
161 if (sdram_calibration_full() == 0) {
162 puts("SDRAM calibration failed.\n");
163 hang();
164 }
Dinh Nguyen89ba8242015-03-30 17:01:09 -0500165
166 sdram_size = sdram_calculate_size();
167 debug("SDRAM: %ld MiB\n", sdram_size >> 20);
Dinh Nguyen9ad3a4a2015-03-30 17:01:15 -0500168
169 /* Sanity check ensure correct SDRAM size specified */
170 if (get_ram_size(0, sdram_size) != sdram_size) {
171 puts("SDRAM size check failed!\n");
172 hang();
173 }
Marek Vasutbd65fe32015-07-09 05:21:02 +0200174
175 socfpga_bridges_reset(1);
Marek Vasut64730542015-07-09 05:36:23 +0200176
Marek Vasut7599b532015-07-12 15:23:28 +0200177 /* Configure simple malloc base pointer into RAM. */
178 gd->malloc_base = CONFIG_SYS_TEXT_BASE + (1024 * 1024);
Dinh Nguyen77754402012-10-04 06:46:02 +0000179}
Ley Foon Tan8f4c80c2017-04-26 02:44:45 +0800180#elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
181void spl_board_init(void)
182{
183 /* configuring the clock based on handoff */
184 cm_basic_init(gd->fdt_blob);
185 WATCHDOG_RESET();
186
187 config_dedicated_pins(gd->fdt_blob);
188 WATCHDOG_RESET();
189
190 /* Release UART from reset */
191 socfpga_reset_uart(0);
192
193 /* enable console uart printing */
194 preloader_console_init();
Tien Fong Chee011fa5f2017-12-05 15:58:08 +0800195
196 WATCHDOG_RESET();
197
198 /* Add device descriptor to FPGA device table */
199 socfpga_fpga_add();
Ley Foon Tan8f4c80c2017-04-26 02:44:45 +0800200}
201
202void board_init_f(ulong dummy)
203{
204 /*
205 * Configure Clock Manager to use intosc clock instead external osc to
206 * ensure success watchdog operation. We do it as early as possible.
207 */
208 cm_use_intosc();
209
210 socfpga_watchdog_disable();
211
212 arch_early_init_r();
213
214#ifdef CONFIG_HW_WATCHDOG
215 /* release osc1 watchdog timer 0 from reset */
216 socfpga_reset_deassert_osc1wd0();
217
218 /* reconfigure and enable the watchdog */
219 hw_watchdog_init();
220 WATCHDOG_RESET();
221#endif /* CONFIG_HW_WATCHDOG */
222}
223#endif