blob: ea0ed1a24d7fd18fbcc63658b52262f1f82f8508 [file] [log] [blame]
Dinh Nguyen77754402012-10-04 06:46:02 +00001/*
2 * Copyright (C) 2012 Altera Corporation <www.altera.com>
3 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Dinh Nguyen77754402012-10-04 06:46:02 +00005 */
6
7#include <common.h>
8#include <asm/io.h>
Dinh Nguyen0ef44d12015-04-15 16:44:32 -05009#include <asm/pl310.h>
Dinh Nguyen77754402012-10-04 06:46:02 +000010#include <asm/u-boot.h>
11#include <asm/utils.h>
Dinh Nguyen77754402012-10-04 06:46:02 +000012#include <image.h>
Dinh Nguyen77754402012-10-04 06:46:02 +000013#include <asm/arch/reset_manager.h>
14#include <spl.h>
Chin Liang See5d649d22013-09-11 11:24:48 -050015#include <asm/arch/system_manager.h>
Chin Liang See4c544192013-12-02 12:01:39 -060016#include <asm/arch/freeze_controller.h>
Chin Liang See3ab019e2014-07-22 04:28:35 -050017#include <asm/arch/clock_manager.h>
18#include <asm/arch/scan_manager.h>
Dinh Nguyen37ef0c72015-03-30 17:01:08 -050019#include <asm/arch/sdram.h>
Marek Vasut232fcc62015-07-09 05:15:40 +020020#include <asm/arch/scu.h>
21#include <asm/arch/nic301.h>
Dinh Nguyen77754402012-10-04 06:46:02 +000022
23DECLARE_GLOBAL_DATA_PTR;
24
Dinh Nguyen0ef44d12015-04-15 16:44:32 -050025static struct pl310_regs *const pl310 =
26 (struct pl310_regs *)CONFIG_SYS_PL310_BASE;
Marek Vasut232fcc62015-07-09 05:15:40 +020027static struct scu_registers *scu_regs =
28 (struct scu_registers *)SOCFPGA_MPUSCU_ADDRESS;
29static struct nic301_registers *nic301_regs =
30 (struct nic301_registers *)SOCFPGA_L3REGS_ADDRESS;
31
Marek Vasut64730542015-07-09 05:36:23 +020032u32 spl_boot_device(void)
33{
34 return BOOT_DEVICE_RAM;
35}
36
Marek Vasut232fcc62015-07-09 05:15:40 +020037static void socfpga_nic301_slave_ns(void)
38{
39 writel(0x1, &nic301_regs->lwhps2fpgaregs);
40 writel(0x1, &nic301_regs->hps2fpgaregs);
41 writel(0x1, &nic301_regs->acp);
42 writel(0x1, &nic301_regs->rom);
43 writel(0x1, &nic301_regs->ocram);
44 writel(0x1, &nic301_regs->sdrdata);
45}
Dinh Nguyen0ef44d12015-04-15 16:44:32 -050046
Dinh Nguyen0ef44d12015-04-15 16:44:32 -050047void board_init_f(ulong dummy)
48{
Marek Vasut64730542015-07-09 05:36:23 +020049#ifndef CONFIG_SOCFPGA_VIRTUAL_TARGET
50 const struct cm_config *cm_default_cfg = cm_get_default_config();
51#endif
Dinh Nguyen0ef44d12015-04-15 16:44:32 -050052 struct socfpga_system_manager *sysmgr_regs =
53 (struct socfpga_system_manager *)SOCFPGA_SYSMGR_ADDRESS;
Marek Vasut64730542015-07-09 05:36:23 +020054 unsigned long sdram_size;
Dinh Nguyen0ef44d12015-04-15 16:44:32 -050055 unsigned long reg;
Marek Vasut64730542015-07-09 05:36:23 +020056
Dinh Nguyen0ef44d12015-04-15 16:44:32 -050057 /*
58 * First C code to run. Clear fake OCRAM ECC first as SBE
59 * and DBE might triggered during power on
60 */
61 reg = readl(&sysmgr_regs->eccgrp_ocram);
62 if (reg & SYSMGR_ECC_OCRAM_SERR)
63 writel(SYSMGR_ECC_OCRAM_SERR | SYSMGR_ECC_OCRAM_EN,
64 &sysmgr_regs->eccgrp_ocram);
65 if (reg & SYSMGR_ECC_OCRAM_DERR)
66 writel(SYSMGR_ECC_OCRAM_DERR | SYSMGR_ECC_OCRAM_EN,
67 &sysmgr_regs->eccgrp_ocram);
68
69 memset(__bss_start, 0, __bss_end - __bss_start);
70
Marek Vasut232fcc62015-07-09 05:15:40 +020071 socfpga_nic301_slave_ns();
72
73 /* Configure ARM MPU SNSAC register. */
74 setbits_le32(&scu_regs->sacr, 0xfff);
75
Dinh Nguyen0ef44d12015-04-15 16:44:32 -050076 /* Remap SDRAM to 0x0 */
Marek Vasut232fcc62015-07-09 05:15:40 +020077 writel(0x1, &nic301_regs->remap); /* remap.mpuzero */
Dinh Nguyen0ef44d12015-04-15 16:44:32 -050078 writel(0x1, &pl310->pl310_addr_filter_start);
79
Chin Liang See5d649d22013-09-11 11:24:48 -050080#ifndef CONFIG_SOCFPGA_VIRTUAL_TARGET
Chin Liang See4c544192013-12-02 12:01:39 -060081 debug("Freezing all I/O banks\n");
82 /* freeze all IO banks */
83 sys_mgr_frzctrl_freeze_req();
84
Marek Vasutbd65fe32015-07-09 05:21:02 +020085 /* Put everything into reset but L4WD0. */
86 socfpga_per_reset_all();
87 /* Put FPGA bridges into reset too. */
88 socfpga_bridges_reset(1);
89
Marek Vasuta71df7a2015-07-09 02:51:56 +020090 socfpga_per_reset(SOCFPGA_RESET(SDR), 0);
91 socfpga_per_reset(SOCFPGA_RESET(UART0), 0);
92 socfpga_per_reset(SOCFPGA_RESET(OSC1TIMER0), 0);
Dinh Nguyen0812a1d2015-03-30 17:01:05 -050093
Dinh Nguyen9fd565d2015-03-30 17:01:06 -050094 timer_init();
95
Chin Liang Seeddfeb0a2014-03-04 22:13:53 -060096 debug("Reconfigure Clock Manager\n");
97 /* reconfigure the PLLs */
Marek Vasut93b4abd2015-07-25 08:44:27 +020098 cm_basic_init(cm_default_cfg);
Chin Liang Seeddfeb0a2014-03-04 22:13:53 -060099
Dinh Nguyen08e463e2015-03-30 17:01:07 -0500100 /* Enable bootrom to configure IOs. */
Marek Vasut40687b42015-07-09 04:40:11 +0200101 sysmgr_config_warmrstcfgio(1);
Dinh Nguyen08e463e2015-03-30 17:01:07 -0500102
Chin Liang Seedc4d4aa2014-06-10 01:17:42 -0500103 /* configure the IOCSR / IO buffer settings */
104 if (scan_mgr_configure_iocsr())
105 hang();
106
Marek Vasut4a0080d2015-07-09 04:48:56 +0200107 sysmgr_config_warmrstcfgio(0);
108
Chin Liang See5d649d22013-09-11 11:24:48 -0500109 /* configure the pin muxing through system manager */
Marek Vasut4a0080d2015-07-09 04:48:56 +0200110 sysmgr_config_warmrstcfgio(1);
Chin Liang See5d649d22013-09-11 11:24:48 -0500111 sysmgr_pinmux_init();
Marek Vasut4a0080d2015-07-09 04:48:56 +0200112 sysmgr_config_warmrstcfgio(0);
113
Chin Liang See5d649d22013-09-11 11:24:48 -0500114#endif /* CONFIG_SOCFPGA_VIRTUAL_TARGET */
115
Marek Vasutbd65fe32015-07-09 05:21:02 +0200116 /* De-assert reset for peripherals and bridges based on handoff */
Dinh Nguyen77754402012-10-04 06:46:02 +0000117 reset_deassert_peripherals_handoff();
Marek Vasutbd65fe32015-07-09 05:21:02 +0200118 socfpga_bridges_reset(0);
Dinh Nguyen77754402012-10-04 06:46:02 +0000119
Chin Liang See4c544192013-12-02 12:01:39 -0600120 debug("Unfreezing/Thaw all I/O banks\n");
121 /* unfreeze / thaw all IO banks */
122 sys_mgr_frzctrl_thaw_req();
123
Dinh Nguyen77754402012-10-04 06:46:02 +0000124 /* enable console uart printing */
125 preloader_console_init();
Dinh Nguyen37ef0c72015-03-30 17:01:08 -0500126
127 if (sdram_mmr_init_full(0xffffffff) != 0) {
128 puts("SDRAM init failed.\n");
129 hang();
130 }
131
132 debug("SDRAM: Calibrating PHY\n");
133 /* SDRAM calibration */
134 if (sdram_calibration_full() == 0) {
135 puts("SDRAM calibration failed.\n");
136 hang();
137 }
Dinh Nguyen89ba8242015-03-30 17:01:09 -0500138
139 sdram_size = sdram_calculate_size();
140 debug("SDRAM: %ld MiB\n", sdram_size >> 20);
Dinh Nguyen9ad3a4a2015-03-30 17:01:15 -0500141
142 /* Sanity check ensure correct SDRAM size specified */
143 if (get_ram_size(0, sdram_size) != sdram_size) {
144 puts("SDRAM size check failed!\n");
145 hang();
146 }
Marek Vasutbd65fe32015-07-09 05:21:02 +0200147
148 socfpga_bridges_reset(1);
Marek Vasut64730542015-07-09 05:36:23 +0200149
150 board_init_r(NULL, 0);
Dinh Nguyen77754402012-10-04 06:46:02 +0000151}