blob: b75e62c715d8e930fdd885629cd33da3313cd010 [file] [log] [blame]
Michal Simek76316a32007-03-11 13:42:58 +01001/*
2 * (C) Copyright 2007 Michal Simek
3 *
4 * Michal SIMEK <monstr@monstr.eu>
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25/* This is a board specific file. It's OK to include board specific
26 * header files */
27
28#include <common.h>
Michal Simek342cd092007-03-30 22:52:09 +020029#include <config.h>
Michal Simekd69f8f42010-08-02 14:42:09 +020030#include <netdev.h>
Michal Simek2380b8f2012-07-04 13:12:37 +020031#include <asm/processor.h>
Michal Simek19bf1fb2007-05-07 19:33:51 +020032#include <asm/microblaze_intc.h>
33#include <asm/asm.h>
Michal Simek76316a32007-03-11 13:42:58 +010034
Mike Frysinger882b7d72010-10-20 03:41:17 -040035int do_reset(cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[])
Michal Simek76316a32007-03-11 13:42:58 +010036{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020037#ifdef CONFIG_SYS_GPIO_0
38 *((unsigned long *)(CONFIG_SYS_GPIO_0_ADDR)) =
39 ++(*((unsigned long *)(CONFIG_SYS_GPIO_0_ADDR)));
Michal Simek76316a32007-03-11 13:42:58 +010040#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020041#ifdef CONFIG_SYS_RESET_ADDRESS
Michal Simek76316a32007-03-11 13:42:58 +010042 puts ("Reseting board\n");
43 asm ("bra r0");
44#endif
Mike Frysinger882b7d72010-10-20 03:41:17 -040045 return 0;
Michal Simek76316a32007-03-11 13:42:58 +010046}
47
48int gpio_init (void)
49{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020050#ifdef CONFIG_SYS_GPIO_0
51 *((unsigned long *)(CONFIG_SYS_GPIO_0_ADDR)) = 0xFFFFFFFF;
Michal Simek76316a32007-03-11 13:42:58 +010052#endif
53 return 0;
54}
Michal Simek19bf1fb2007-05-07 19:33:51 +020055
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020056#ifdef CONFIG_SYS_FSL_2
Michal Simek19bf1fb2007-05-07 19:33:51 +020057void fsl_isr2 (void *arg) {
58 volatile int num;
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020059 *((unsigned int *)(CONFIG_SYS_GPIO_0_ADDR + 0x4)) =
60 ++(*((unsigned int *)(CONFIG_SYS_GPIO_0_ADDR + 0x4)));
Michal Simek19bf1fb2007-05-07 19:33:51 +020061 GET (num, 2);
62 NGET (num, 2);
63 puts("*");
64}
65
Michal Simekb2664092010-04-16 11:43:43 +020066int fsl_init2 (void) {
Michal Simek19bf1fb2007-05-07 19:33:51 +020067 puts("fsl_init2\n");
Michal Simekb2664092010-04-16 11:43:43 +020068 install_interrupt_handler (FSL_INTR_2, fsl_isr2, NULL);
69 return 0;
Michal Simek19bf1fb2007-05-07 19:33:51 +020070}
71#endif
Michal Simekd69f8f42010-08-02 14:42:09 +020072
Michal Simek2380b8f2012-07-04 13:12:37 +020073void board_init(void)
74{
75 gpio_init();
76#ifdef CONFIG_SYS_FSL_2
77 fsl_init2();
78#endif
79}
80
Michal Simekd69f8f42010-08-02 14:42:09 +020081int board_eth_init(bd_t *bis)
82{
Michal Simekc1044a12011-10-12 23:23:22 +000083 int ret = 0;
Michal Simeke6341382011-08-31 11:51:50 +020084
85#ifdef CONFIG_XILINX_AXIEMAC
86 ret |= xilinx_axiemac_initialize(bis, XILINX_AXIEMAC_BASEADDR,
87 XILINX_AXIDMA_BASEADDR);
88#endif
89
Michal Simekd69f8f42010-08-02 14:42:09 +020090#ifdef CONFIG_XILINX_EMACLITE
Michal Simekc1044a12011-10-12 23:23:22 +000091 u32 txpp = 0;
92 u32 rxpp = 0;
93# ifdef CONFIG_XILINX_EMACLITE_TX_PING_PONG
94 txpp = 1;
95# endif
96# ifdef CONFIG_XILINX_EMACLITE_RX_PING_PONG
97 rxpp = 1;
98# endif
99 ret |= xilinx_emaclite_initialize(bis, XILINX_EMACLITE_BASEADDR,
100 txpp, rxpp);
Michal Simekd69f8f42010-08-02 14:42:09 +0200101#endif
Stephan Linz3ceecef2012-02-25 00:48:34 +0000102
103#ifdef CONFIG_XILINX_LL_TEMAC
104# ifdef XILINX_LLTEMAC_BASEADDR
105# ifdef XILINX_LLTEMAC_FIFO_BASEADDR
106 ret |= xilinx_ll_temac_eth_init(bis, XILINX_LLTEMAC_BASEADDR,
107 XILINX_LL_TEMAC_M_FIFO, XILINX_LLTEMAC_FIFO_BASEADDR);
108# elif XILINX_LLTEMAC_SDMA_CTRL_BASEADDR
109# if XILINX_LLTEMAC_SDMA_USE_DCR == 1
110 ret |= xilinx_ll_temac_eth_init(bis, XILINX_LLTEMAC_BASEADDR,
111 XILINX_LL_TEMAC_M_SDMA_DCR,
112 XILINX_LLTEMAC_SDMA_CTRL_BASEADDR);
113# else
114 ret |= xilinx_ll_temac_eth_init(bis, XILINX_LLTEMAC_BASEADDR,
115 XILINX_LL_TEMAC_M_SDMA_PLB,
116 XILINX_LLTEMAC_SDMA_CTRL_BASEADDR);
117# endif
118# endif
119# endif
120# ifdef XILINX_LLTEMAC_BASEADDR1
121# ifdef XILINX_LLTEMAC_FIFO_BASEADDR1
122 ret |= xilinx_ll_temac_eth_init(bis, XILINX_LLTEMAC_BASEADDR1,
123 XILINX_LL_TEMAC_M_FIFO, XILINX_LLTEMAC_FIFO_BASEADDR1);
124# elif XILINX_LLTEMAC_SDMA_CTRL_BASEADDR1
125# if XILINX_LLTEMAC_SDMA_USE_DCR == 1
126 ret |= xilinx_ll_temac_eth_init(bis, XILINX_LLTEMAC_BASEADDR1,
127 XILINX_LL_TEMAC_M_SDMA_DCR,
128 XILINX_LLTEMAC_SDMA_CTRL_BASEADDR1);
129# else
130 ret |= xilinx_ll_temac_eth_init(bis, XILINX_LLTEMAC_BASEADDR1,
131 XILINX_LL_TEMAC_M_SDMA_PLB,
132 XILINX_LLTEMAC_SDMA_CTRL_BASEADDR1);
133# endif
134# endif
135# endif
136#endif
137
Michal Simekc1044a12011-10-12 23:23:22 +0000138 return ret;
Michal Simekd69f8f42010-08-02 14:42:09 +0200139}