blob: d6fca13a9f0e1d2ee5012d9f7985c239ff6be241 [file] [log] [blame]
wdenk10767cc2004-05-13 13:23:58 +00001/*
wdenk1d6f9722004-09-09 17:44:35 +00002 * ueberarbeitet durch Christoph Seyfert
3 *
wdenk414eec32005-04-02 22:37:54 +00004 * (C) Copyright 2004-2005 DENX Software Engineering,
wdenk10767cc2004-05-13 13:23:58 +00005 * Wolfgang Grandegger <wg@denx.de>
6 * (C) Copyright 2003
7 * DAVE Srl
8 *
9 * http://www.dave-tech.it
10 * http://www.wawnet.biz
11 * mailto:info@wawnet.biz
12 *
13 * Credits: Stefan Roese, Wolfgang Denk
14 *
Wolfgang Denk1a459662013-07-08 09:37:19 +020015 * SPDX-License-Identifier: GPL-2.0+
wdenk10767cc2004-05-13 13:23:58 +000016 */
17
18/*
19 * board/config.h - configuration options, board specific
20 */
21
22#ifndef __CONFIG_H
23#define __CONFIG_H
24
25#define CONFIG_PPCHAMELEON_MODULE_BA 0 /* Basic Model */
26#define CONFIG_PPCHAMELEON_MODULE_ME 1 /* Medium Model */
27#define CONFIG_PPCHAMELEON_MODULE_HI 2 /* High-End Model */
28#ifndef CONFIG_PPCHAMELEON_MODULE_MODEL
29#define CONFIG_PPCHAMELEON_MODULE_MODEL CONFIG_PPCHAMELEON_MODULE_BA
30#endif
31
wdenk1d6f9722004-09-09 17:44:35 +000032/* Only one of the following two symbols must be defined (default is 25 MHz)
33 * CONFIG_PPCHAMELEON_CLK_25
34 * CONFIG_PPCHAMELEON_CLK_33
35 */
36#if (!defined(CONFIG_PPCHAMELEON_CLK_25) && !defined(CONFIG_PPCHAMELEON_CLK_33))
37#define CONFIG_PPCHAMELEON_CLK_25
38#endif
39
40#if (defined(CONFIG_PPCHAMELEON_CLK_25) && defined(CONFIG_PPCHAMELEON_CLK_33))
41#error "* Two external frequencies (SysClk) are defined! *"
42#endif
43
44#undef CONFIG_PPCHAMELEON_SMI712
45
wdenk10767cc2004-05-13 13:23:58 +000046/*
47 * Debug stuff
48 */
49#undef __DEBUG_START_FROM_SRAM__
50#define __DISABLE_MACHINE_EXCEPTION__
51
52#ifdef __DEBUG_START_FROM_SRAM__
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020053#define CONFIG_SYS_DUMMY_FLASH_SIZE 1024*1024*4
wdenk10767cc2004-05-13 13:23:58 +000054#endif
55
56/*
57 * High Level Configuration Options
58 * (easy to change)
59 */
60
61#define CONFIG_405EP 1 /* This is a PPC405 CPU */
62#define CONFIG_4xx 1 /* ...member of PPC4xx family */
63#define CONFIG_PPCHAMELEONEVB 1 /* ...on a PPChameleonEVB board */
64
Wolfgang Denk2ae18242010-10-06 09:05:45 +020065#define CONFIG_SYS_TEXT_BASE 0xFFFB0000 /* Reserve 320 kB for Monitor */
Wolfgang Denkaa72d8b2010-11-21 17:04:17 +010066#define CONFIG_SYS_LDSCRIPT "board/dave/PPChameleonEVB/u-boot.lds"
Wolfgang Denk2ae18242010-10-06 09:05:45 +020067
wdenk10767cc2004-05-13 13:23:58 +000068#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
69#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
70
wdenk1d6f9722004-09-09 17:44:35 +000071#ifdef CONFIG_PPCHAMELEON_CLK_25
72# define CONFIG_SYS_CLK_FREQ 25000000 /* external frequency to pll */
73#elif (defined (CONFIG_PPCHAMELEON_CLK_33))
wdenk10767cc2004-05-13 13:23:58 +000074#define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
wdenk1d6f9722004-09-09 17:44:35 +000075#else
76# error "* External frequency (SysClk) not defined! *"
77#endif
wdenk10767cc2004-05-13 13:23:58 +000078
Stefan Roese550650d2010-09-20 16:05:31 +020079#define CONFIG_CONS_INDEX 2 /* Use UART1 */
80#define CONFIG_SYS_NS16550
81#define CONFIG_SYS_NS16550_SERIAL
82#define CONFIG_SYS_NS16550_REG_SIZE 1
83#define CONFIG_SYS_NS16550_CLK get_serial_clock()
wdenk10767cc2004-05-13 13:23:58 +000084#define CONFIG_BAUDRATE 115200
85#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
86
wdenk1d6f9722004-09-09 17:44:35 +000087#define CONFIG_VERSION_VARIABLE 1 /* add version variable */
88#define CONFIG_IDENT_STRING "1"
89
wdenk10767cc2004-05-13 13:23:58 +000090#undef CONFIG_BOOTARGS
91
92/* Ethernet stuff */
93#define CONFIG_ENV_OVERWRITE /* Let the user to change the Ethernet MAC addresses */
wdenk1d6f9722004-09-09 17:44:35 +000094#define CONFIG_ETHADDR 00:50:C2:1E:AF:FE
wdenke2ffd592004-12-31 09:32:47 +000095#define CONFIG_HAS_ETH1
wdenk1d6f9722004-09-09 17:44:35 +000096#define CONFIG_ETH1ADDR 00:50:C2:1E:AF:FD
wdenk10767cc2004-05-13 13:23:58 +000097
98#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020099#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenk10767cc2004-05-13 13:23:58 +0000100
101
Stefan Roese6aa91952010-09-10 16:29:37 +0200102#define CONFIG_PPC4xx_EMAC
wdenk10767cc2004-05-13 13:23:58 +0000103#undef CONFIG_EXT_PHY
104
105#define CONFIG_MII 1 /* MII PHY management */
106#ifndef CONFIG_EXT_PHY
stroesebf418862005-06-30 13:06:07 +0000107#define CONFIG_PHY_ADDR 1 /* EMAC0 PHY address */
stroese3c71f3e2005-07-01 15:53:57 +0000108#define CONFIG_PHY1_ADDR 16 /* EMAC1 PHY address */
wdenk10767cc2004-05-13 13:23:58 +0000109#else
110#define CONFIG_PHY_ADDR 2 /* PHY address */
111#endif
112#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ
113
wdenk414eec32005-04-02 22:37:54 +0000114#define CONFIG_TIMESTAMP /* Print image info with timestamp */
115
Jon Loeliger49cf7e82007-07-05 19:52:35 -0500116
117/*
Jon Loeliger11799432007-07-10 09:02:57 -0500118 * BOOTP options
119 */
120#define CONFIG_BOOTP_BOOTFILESIZE
121#define CONFIG_BOOTP_BOOTPATH
122#define CONFIG_BOOTP_GATEWAY
123#define CONFIG_BOOTP_HOSTNAME
124
125
126/*
Jon Loeliger49cf7e82007-07-05 19:52:35 -0500127 * Command line configuration.
128 */
129#include <config_cmd_default.h>
130
131#define CONFIG_CMD_DHCP
132#define CONFIG_CMD_ELF
133#define CONFIG_CMD_EEPROM
134#define CONFIG_CMD_I2C
135#define CONFIG_CMD_IRQ
136#define CONFIG_CMD_JFFS2
137#define CONFIG_CMD_MII
138#define CONFIG_CMD_NAND
139#define CONFIG_CMD_NFS
140#define CONFIG_CMD_SNTP
141
wdenk10767cc2004-05-13 13:23:58 +0000142
143#define CONFIG_MAC_PARTITION
144#define CONFIG_DOS_PARTITION
145
wdenk10767cc2004-05-13 13:23:58 +0000146#undef CONFIG_WATCHDOG /* watchdog disabled */
147
148#define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200149#define CONFIG_SYS_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
wdenk10767cc2004-05-13 13:23:58 +0000150
151#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
152
153/*
154 * Miscellaneous configurable options
155 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200156#define CONFIG_SYS_LONGHELP /* undef to save memory */
157#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
wdenk10767cc2004-05-13 13:23:58 +0000158
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
wdenk10767cc2004-05-13 13:23:58 +0000160
Jon Loeliger49cf7e82007-07-05 19:52:35 -0500161#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200162#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk10767cc2004-05-13 13:23:58 +0000163#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200164#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk10767cc2004-05-13 13:23:58 +0000165#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
167#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
168#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk10767cc2004-05-13 13:23:58 +0000169
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200170#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
wdenk10767cc2004-05-13 13:23:58 +0000171
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
wdenk10767cc2004-05-13 13:23:58 +0000173
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200174#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
175#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
wdenk10767cc2004-05-13 13:23:58 +0000176
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200177#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200178#define CONFIG_SYS_BASE_BAUD 691200
wdenk10767cc2004-05-13 13:23:58 +0000179
180/* The following table includes the supported baudrates */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200181#define CONFIG_SYS_BAUDRATE_TABLE \
wdenk10767cc2004-05-13 13:23:58 +0000182 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
183 57600, 115200, 230400, 460800, 921600 }
184
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
186#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
wdenk10767cc2004-05-13 13:23:58 +0000187
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200188#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenk10767cc2004-05-13 13:23:58 +0000189
190#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
191
192/*-----------------------------------------------------------------------
193 * NAND-FLASH stuff
194 *-----------------------------------------------------------------------
195 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200196#define CONFIG_SYS_NAND0_BASE 0xFF400000
197#define CONFIG_SYS_NAND1_BASE 0xFF000000
198#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND0_BASE }
Marian Balakowicz6db39702006-04-08 19:08:06 +0200199#define NAND_BIG_DELAY_US 25
wdenk10767cc2004-05-13 13:23:58 +0000200
201/* For CATcenter there is only NAND on the module */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200202#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
wdenk10767cc2004-05-13 13:23:58 +0000203#define NAND_NO_RB
204
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205#define CONFIG_SYS_NAND0_CE (0x80000000 >> 1) /* our CE is GPIO1 */
206#define CONFIG_SYS_NAND0_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
207#define CONFIG_SYS_NAND0_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
208#define CONFIG_SYS_NAND0_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
wdenk10767cc2004-05-13 13:23:58 +0000209
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200210#define CONFIG_SYS_NAND1_CE (0x80000000 >> 14) /* our CE is GPIO14 */
211#define CONFIG_SYS_NAND1_CLE (0x80000000 >> 15) /* our CLE is GPIO15 */
212#define CONFIG_SYS_NAND1_ALE (0x80000000 >> 16) /* our ALE is GPIO16 */
213#define CONFIG_SYS_NAND1_RDY (0x80000000 >> 31) /* our RDY is GPIO31 */
wdenk10767cc2004-05-13 13:23:58 +0000214
215
Marian Balakowicz6db39702006-04-08 19:08:06 +0200216#define MACRO_NAND_DISABLE_CE(nandptr) do \
wdenk10767cc2004-05-13 13:23:58 +0000217{ \
Marian Balakowicz6db39702006-04-08 19:08:06 +0200218 switch((unsigned long)nandptr) \
wdenk10767cc2004-05-13 13:23:58 +0000219 { \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200220 case CONFIG_SYS_NAND0_BASE: \
221 out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND0_CE); \
wdenk10767cc2004-05-13 13:23:58 +0000222 break; \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200223 case CONFIG_SYS_NAND1_BASE: \
224 out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND1_CE); \
wdenk10767cc2004-05-13 13:23:58 +0000225 break; \
226 } \
227} while(0)
228
Marian Balakowicz6db39702006-04-08 19:08:06 +0200229#define MACRO_NAND_ENABLE_CE(nandptr) do \
wdenk10767cc2004-05-13 13:23:58 +0000230{ \
Marian Balakowicz6db39702006-04-08 19:08:06 +0200231 switch((unsigned long)nandptr) \
wdenk10767cc2004-05-13 13:23:58 +0000232 { \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200233 case CONFIG_SYS_NAND0_BASE: \
234 out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND0_CE); \
wdenk10767cc2004-05-13 13:23:58 +0000235 break; \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200236 case CONFIG_SYS_NAND1_BASE: \
237 out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND1_CE); \
wdenk10767cc2004-05-13 13:23:58 +0000238 break; \
239 } \
240} while(0)
241
Marian Balakowicz6db39702006-04-08 19:08:06 +0200242#define MACRO_NAND_CTL_CLRALE(nandptr) do \
wdenk10767cc2004-05-13 13:23:58 +0000243{ \
244 switch((unsigned long)nandptr) \
245 { \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200246 case CONFIG_SYS_NAND0_BASE: \
247 out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND0_ALE); \
wdenk10767cc2004-05-13 13:23:58 +0000248 break; \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200249 case CONFIG_SYS_NAND1_BASE: \
250 out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND1_ALE); \
wdenk10767cc2004-05-13 13:23:58 +0000251 break; \
252 } \
253} while(0)
254
Marian Balakowicz6db39702006-04-08 19:08:06 +0200255#define MACRO_NAND_CTL_SETALE(nandptr) do \
wdenk10767cc2004-05-13 13:23:58 +0000256{ \
257 switch((unsigned long)nandptr) \
258 { \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200259 case CONFIG_SYS_NAND0_BASE: \
260 out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND0_ALE); \
wdenk10767cc2004-05-13 13:23:58 +0000261 break; \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200262 case CONFIG_SYS_NAND1_BASE: \
263 out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND1_ALE); \
wdenk10767cc2004-05-13 13:23:58 +0000264 break; \
265 } \
266} while(0)
267
Marian Balakowicz6db39702006-04-08 19:08:06 +0200268#define MACRO_NAND_CTL_CLRCLE(nandptr) do \
wdenk10767cc2004-05-13 13:23:58 +0000269{ \
270 switch((unsigned long)nandptr) \
271 { \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200272 case CONFIG_SYS_NAND0_BASE: \
273 out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND0_CLE); \
wdenk10767cc2004-05-13 13:23:58 +0000274 break; \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200275 case CONFIG_SYS_NAND1_BASE: \
276 out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND1_CLE); \
wdenk10767cc2004-05-13 13:23:58 +0000277 break; \
278 } \
279} while(0)
280
Marian Balakowicz6db39702006-04-08 19:08:06 +0200281#define MACRO_NAND_CTL_SETCLE(nandptr) do { \
wdenk10767cc2004-05-13 13:23:58 +0000282 switch((unsigned long)nandptr) { \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200283 case CONFIG_SYS_NAND0_BASE: \
284 out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND0_CLE); \
wdenk10767cc2004-05-13 13:23:58 +0000285 break; \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200286 case CONFIG_SYS_NAND1_BASE: \
287 out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND1_CLE); \
wdenk10767cc2004-05-13 13:23:58 +0000288 break; \
289 } \
290} while(0)
291
292#ifdef NAND_NO_RB
293/* constant delay (see also tR in the datasheet) */
294#define NAND_WAIT_READY(nand) do { \
295 udelay(12); \
296} while (0)
297#else
298/* use the R/B pin */
299/* TBD */
300#endif
301
302#define WRITE_NAND_COMMAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
303#define WRITE_NAND_ADDRESS(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
304#define WRITE_NAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)d; } while(0)
305#define READ_NAND(adr) ((volatile unsigned char)(*(volatile __u8 *)(unsigned long)adr))
306
307/*-----------------------------------------------------------------------
308 * PCI stuff
309 *-----------------------------------------------------------------------
310 */
311#if 0 /* No PCI on CATcenter */
312#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
313#define PCI_HOST_FORCE 1 /* configure as pci host */
314#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
315
316#define CONFIG_PCI /* include pci support */
Gabor Juhos842033e2013-05-30 07:06:12 +0000317#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
wdenk10767cc2004-05-13 13:23:58 +0000318#define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
319#undef CONFIG_PCI_PNP /* do pci plug-and-play */
320 /* resource configuration */
321
322#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
323
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200324#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1014 /* PCI Vendor ID: IBM */
325#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: --- */
326#define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
wdenk1d6f9722004-09-09 17:44:35 +0000327
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200328#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
329#define CONFIG_SYS_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
330#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
331#define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
332#define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
333#define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
wdenk10767cc2004-05-13 13:23:58 +0000334#endif /* No PCI */
335
336/*-----------------------------------------------------------------------
337 * Start addresses for the final memory configuration
338 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200339 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenk10767cc2004-05-13 13:23:58 +0000340 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200341#define CONFIG_SYS_SDRAM_BASE 0x00000000
342#define CONFIG_SYS_FLASH_BASE 0xFFFC0000
343#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
344#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
345#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
wdenk10767cc2004-05-13 13:23:58 +0000346
347/*
348 * For booting Linux, the board info and command line data
349 * have to be in the first 8 MB of memory, since this is
350 * the maximum mapped by the Linux kernel during initialization.
351 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200352#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk10767cc2004-05-13 13:23:58 +0000353/*-----------------------------------------------------------------------
354 * FLASH organization
355 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200356#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
357#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
wdenk10767cc2004-05-13 13:23:58 +0000358
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200359#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
360#define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
wdenk10767cc2004-05-13 13:23:58 +0000361
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200362#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
363#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
364#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
wdenk10767cc2004-05-13 13:23:58 +0000365/*
366 * The following defines are added for buggy IOP480 byte interface.
367 * All other boards should use the standard values (CPCI405 etc.)
368 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200369#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
370#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
371#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
wdenk10767cc2004-05-13 13:23:58 +0000372
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200373#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
wdenk10767cc2004-05-13 13:23:58 +0000374
wdenk10767cc2004-05-13 13:23:58 +0000375/*-----------------------------------------------------------------------
376 * Environment Variable setup
377 */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200378#define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200379#define CONFIG_ENV_ADDR 0xFFFF8000 /* environment starts at the first small sector */
380#define CONFIG_ENV_SECT_SIZE 0x2000 /* 8196 bytes may be used for env vars*/
381#define CONFIG_ENV_ADDR_REDUND 0xFFFFA000
382#define CONFIG_ENV_SIZE_REDUND 0x2000
wdenk10767cc2004-05-13 13:23:58 +0000383
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200384#define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
Wolfgang Denk67c31032007-09-16 17:10:04 +0200385
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200386#define CONFIG_SYS_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
387#define CONFIG_SYS_NVRAM_SIZE 242 /* NVRAM size */
wdenk10767cc2004-05-13 13:23:58 +0000388
389/*-----------------------------------------------------------------------
390 * I2C EEPROM (CAT24WC16) for environment
391 */
392#define CONFIG_HARD_I2C /* I2c with hardware support */
Stefan Roese6aa91952010-09-10 16:29:37 +0200393#define CONFIG_PPC4XX_I2C /* use PPC4xx driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200394#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
395#define CONFIG_SYS_I2C_SLAVE 0x7F
wdenk10767cc2004-05-13 13:23:58 +0000396
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200397#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
398#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
wdenk10767cc2004-05-13 13:23:58 +0000399/* mask of address bits that overflow into the "EEPROM chip address" */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200400/*#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07*/
401#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
wdenk10767cc2004-05-13 13:23:58 +0000402 /* 16 byte page write mode using*/
403 /* last 4 bits of the address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200404#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
wdenk10767cc2004-05-13 13:23:58 +0000405
wdenk10767cc2004-05-13 13:23:58 +0000406/*
407 * Init Memory Controller:
408 *
409 * BR0/1 and OR0/1 (FLASH)
410 */
411
412#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
413
414/*-----------------------------------------------------------------------
415 * External Bus Controller (EBC) Setup
416 */
417
418/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200419#define CONFIG_SYS_EBC_PB0AP 0x92015480
420#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
wdenk10767cc2004-05-13 13:23:58 +0000421
422/* Memory Bank 1 (External SRAM) initialization */
423/* Since this must replace NOR Flash, we use the same settings for CS0 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200424#define CONFIG_SYS_EBC_PB1AP 0x92015480
425#define CONFIG_SYS_EBC_PB1CR 0xFF85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=8bit */
wdenk10767cc2004-05-13 13:23:58 +0000426
427/* Memory Bank 2 (Flash Bank 1, NAND-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200428#define CONFIG_SYS_EBC_PB2AP 0x92015480
429#define CONFIG_SYS_EBC_PB2CR 0xFF458000 /* BAS=0xFF4,BS=4MB,BU=R/W,BW=8bit */
wdenk10767cc2004-05-13 13:23:58 +0000430
431/* Memory Bank 3 (Flash Bank 2, NAND-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200432#define CONFIG_SYS_EBC_PB3AP 0x92015480
433#define CONFIG_SYS_EBC_PB3CR 0xFF058000 /* BAS=0xFF0,BS=4MB,BU=R/W,BW=8bit */
wdenk10767cc2004-05-13 13:23:58 +0000434
wdenk1d6f9722004-09-09 17:44:35 +0000435#ifdef CONFIG_PPCHAMELEON_SMI712
436/*
437 * Video console (graphic: SMI LynxEM)
438 */
439#define CONFIG_VIDEO
440#define CONFIG_CFB_CONSOLE
441#define CONFIG_VIDEO_SMI_LYNXEM
442#define CONFIG_VIDEO_LOGO
443/*#define CONFIG_VIDEO_BMP_LOGO*/
444#define CONFIG_CONSOLE_EXTRA_INFO
445#define CONFIG_VGA_AS_SINGLE_DEVICE
446/* This is the base address (on 405EP-side) used to generate I/O accesses on PCI bus */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200447#define CONFIG_SYS_ISA_IO 0xE8000000
Marcel Ziswiler7817cb22007-12-30 03:30:46 +0100448/* see also drivers/video/videomodes.c */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200449#define CONFIG_SYS_DEFAULT_VIDEO_MODE 0x303
wdenk10767cc2004-05-13 13:23:58 +0000450#endif
451
452/*-----------------------------------------------------------------------
453 * FPGA stuff
454 */
455/* FPGA internal regs */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200456#define CONFIG_SYS_FPGA_MODE 0x00
457#define CONFIG_SYS_FPGA_STATUS 0x02
458#define CONFIG_SYS_FPGA_TS 0x04
459#define CONFIG_SYS_FPGA_TS_LOW 0x06
460#define CONFIG_SYS_FPGA_TS_CAP0 0x10
461#define CONFIG_SYS_FPGA_TS_CAP0_LOW 0x12
462#define CONFIG_SYS_FPGA_TS_CAP1 0x14
463#define CONFIG_SYS_FPGA_TS_CAP1_LOW 0x16
464#define CONFIG_SYS_FPGA_TS_CAP2 0x18
465#define CONFIG_SYS_FPGA_TS_CAP2_LOW 0x1a
466#define CONFIG_SYS_FPGA_TS_CAP3 0x1c
467#define CONFIG_SYS_FPGA_TS_CAP3_LOW 0x1e
wdenk10767cc2004-05-13 13:23:58 +0000468
469/* FPGA Mode Reg */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200470#define CONFIG_SYS_FPGA_MODE_CF_RESET 0x0001
471#define CONFIG_SYS_FPGA_MODE_TS_IRQ_ENABLE 0x0100
472#define CONFIG_SYS_FPGA_MODE_TS_IRQ_CLEAR 0x1000
473#define CONFIG_SYS_FPGA_MODE_TS_CLEAR 0x2000
wdenk10767cc2004-05-13 13:23:58 +0000474
475/* FPGA Status Reg */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200476#define CONFIG_SYS_FPGA_STATUS_DIP0 0x0001
477#define CONFIG_SYS_FPGA_STATUS_DIP1 0x0002
478#define CONFIG_SYS_FPGA_STATUS_DIP2 0x0004
479#define CONFIG_SYS_FPGA_STATUS_FLASH 0x0008
480#define CONFIG_SYS_FPGA_STATUS_TS_IRQ 0x1000
wdenk10767cc2004-05-13 13:23:58 +0000481
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200482#define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
483#define CONFIG_SYS_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/
wdenk10767cc2004-05-13 13:23:58 +0000484
485/* FPGA program pin configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200486#define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
487#define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
488#define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
489#define CONFIG_SYS_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
490#define CONFIG_SYS_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
wdenk10767cc2004-05-13 13:23:58 +0000491
492/*-----------------------------------------------------------------------
493 * Definitions for initial stack pointer and data area (in data cache)
494 */
495/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200496#define CONFIG_SYS_TEMP_STACK_OCM 1
wdenk10767cc2004-05-13 13:23:58 +0000497
498/* On Chip Memory location */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200499#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
500#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
501#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200502#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
wdenk10767cc2004-05-13 13:23:58 +0000503
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200504#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200505#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk10767cc2004-05-13 13:23:58 +0000506
507/*-----------------------------------------------------------------------
508 * Definitions for GPIO setup (PPC405EP specific)
509 *
510 * GPIO0[0] - External Bus Controller BLAST output
511 * GPIO0[1-9] - Instruction trace outputs -> GPIO
512 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
513 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
514 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
515 * GPIO0[24-27] - UART0 control signal inputs/outputs
516 * GPIO0[28-29] - UART1 data signal input/output
517 * GPIO0[30] - EMAC0 input
518 * GPIO0[31] - EMAC1 reject packet as output
519 */
Stefan Roeseafabb492010-09-12 06:21:37 +0200520#define CONFIG_SYS_GPIO0_OSRL 0x40000550
521#define CONFIG_SYS_GPIO0_OSRH 0x00000110
522#define CONFIG_SYS_GPIO0_ISR1L 0x00000000
523/*#define CONFIG_SYS_GPIO0_ISR1H 0x15555445*/
524#define CONFIG_SYS_GPIO0_ISR1H 0x15555444
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200525#define CONFIG_SYS_GPIO0_TSRL 0x00000000
Stefan Roeseafabb492010-09-12 06:21:37 +0200526#define CONFIG_SYS_GPIO0_TSRH 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200527#define CONFIG_SYS_GPIO0_TCR 0xF7FF8014
wdenk10767cc2004-05-13 13:23:58 +0000528
wdenk10767cc2004-05-13 13:23:58 +0000529#define CONFIG_NO_SERIAL_EEPROM
530
531/*--------------------------------------------------------------------*/
532
533#ifdef CONFIG_NO_SERIAL_EEPROM
534
535/*
536!-----------------------------------------------------------------------
537! Defines for entry options.
538! Note: Because the 405EP SDRAM controller does not support ECC, ECC DIMMs that
539! are plugged in the board will be utilized as non-ECC DIMMs.
540!-----------------------------------------------------------------------
541*/
542#undef AUTO_MEMORY_CONFIG
543#define DIMM_READ_ADDR 0xAB
544#define DIMM_WRITE_ADDR 0xAA
545
wdenk10767cc2004-05-13 13:23:58 +0000546/* Defines for CPC0_PLLMR1 Register fields */
547#define PLL_ACTIVE 0x80000000
548#define CPC0_PLLMR1_SSCS 0x80000000
549#define PLL_RESET 0x40000000
550#define CPC0_PLLMR1_PLLR 0x40000000
551 /* Feedback multiplier */
552#define PLL_FBKDIV 0x00F00000
553#define CPC0_PLLMR1_FBDV 0x00F00000
554#define PLL_FBKDIV_16 0x00000000
555#define PLL_FBKDIV_1 0x00100000
556#define PLL_FBKDIV_2 0x00200000
557#define PLL_FBKDIV_3 0x00300000
558#define PLL_FBKDIV_4 0x00400000
559#define PLL_FBKDIV_5 0x00500000
560#define PLL_FBKDIV_6 0x00600000
561#define PLL_FBKDIV_7 0x00700000
562#define PLL_FBKDIV_8 0x00800000
563#define PLL_FBKDIV_9 0x00900000
564#define PLL_FBKDIV_10 0x00A00000
565#define PLL_FBKDIV_11 0x00B00000
566#define PLL_FBKDIV_12 0x00C00000
567#define PLL_FBKDIV_13 0x00D00000
568#define PLL_FBKDIV_14 0x00E00000
569#define PLL_FBKDIV_15 0x00F00000
570 /* Forward A divisor */
571#define PLL_FWDDIVA 0x00070000
572#define CPC0_PLLMR1_FWDVA 0x00070000
573#define PLL_FWDDIVA_8 0x00000000
574#define PLL_FWDDIVA_7 0x00010000
575#define PLL_FWDDIVA_6 0x00020000
576#define PLL_FWDDIVA_5 0x00030000
577#define PLL_FWDDIVA_4 0x00040000
578#define PLL_FWDDIVA_3 0x00050000
579#define PLL_FWDDIVA_2 0x00060000
580#define PLL_FWDDIVA_1 0x00070000
581 /* Forward B divisor */
582#define PLL_FWDDIVB 0x00007000
583#define CPC0_PLLMR1_FWDVB 0x00007000
584#define PLL_FWDDIVB_8 0x00000000
585#define PLL_FWDDIVB_7 0x00001000
586#define PLL_FWDDIVB_6 0x00002000
587#define PLL_FWDDIVB_5 0x00003000
588#define PLL_FWDDIVB_4 0x00004000
589#define PLL_FWDDIVB_3 0x00005000
590#define PLL_FWDDIVB_2 0x00006000
591#define PLL_FWDDIVB_1 0x00007000
592 /* PLL tune bits */
593#define PLL_TUNE_MASK 0x000003FF
594#define PLL_TUNE_2_M_3 0x00000133 /* 2 <= M <= 3 */
595#define PLL_TUNE_4_M_6 0x00000134 /* 3 < M <= 6 */
596#define PLL_TUNE_7_M_10 0x00000138 /* 6 < M <= 10 */
597#define PLL_TUNE_11_M_14 0x0000013C /* 10 < M <= 14 */
598#define PLL_TUNE_15_M_40 0x0000023E /* 14 < M <= 40 */
599#define PLL_TUNE_VCO_LOW 0x00000000 /* 500MHz <= VCO <= 800MHz */
600#define PLL_TUNE_VCO_HI 0x00000080 /* 800MHz < VCO <= 1000MHz */
601
602/* Defines for CPC0_PLLMR0 Register fields */
603 /* CPU divisor */
604#define PLL_CPUDIV 0x00300000
605#define CPC0_PLLMR0_CCDV 0x00300000
606#define PLL_CPUDIV_1 0x00000000
607#define PLL_CPUDIV_2 0x00100000
608#define PLL_CPUDIV_3 0x00200000
609#define PLL_CPUDIV_4 0x00300000
610 /* PLB divisor */
611#define PLL_PLBDIV 0x00030000
612#define CPC0_PLLMR0_CBDV 0x00030000
613#define PLL_PLBDIV_1 0x00000000
614#define PLL_PLBDIV_2 0x00010000
615#define PLL_PLBDIV_3 0x00020000
616#define PLL_PLBDIV_4 0x00030000
617 /* OPB divisor */
618#define PLL_OPBDIV 0x00003000
619#define CPC0_PLLMR0_OPDV 0x00003000
620#define PLL_OPBDIV_1 0x00000000
621#define PLL_OPBDIV_2 0x00001000
622#define PLL_OPBDIV_3 0x00002000
623#define PLL_OPBDIV_4 0x00003000
624 /* EBC divisor */
625#define PLL_EXTBUSDIV 0x00000300
626#define CPC0_PLLMR0_EPDV 0x00000300
627#define PLL_EXTBUSDIV_2 0x00000000
628#define PLL_EXTBUSDIV_3 0x00000100
629#define PLL_EXTBUSDIV_4 0x00000200
630#define PLL_EXTBUSDIV_5 0x00000300
631 /* MAL divisor */
632#define PLL_MALDIV 0x00000030
633#define CPC0_PLLMR0_MPDV 0x00000030
634#define PLL_MALDIV_1 0x00000000
635#define PLL_MALDIV_2 0x00000010
636#define PLL_MALDIV_3 0x00000020
637#define PLL_MALDIV_4 0x00000030
638 /* PCI divisor */
639#define PLL_PCIDIV 0x00000003
640#define CPC0_PLLMR0_PPFD 0x00000003
641#define PLL_PCIDIV_1 0x00000000
642#define PLL_PCIDIV_2 0x00000001
643#define PLL_PCIDIV_3 0x00000002
644#define PLL_PCIDIV_4 0x00000003
645
wdenk1d6f9722004-09-09 17:44:35 +0000646#ifdef CONFIG_PPCHAMELEON_CLK_25
647/* CPU - PLB/SDRAM - EBC - OPB - PCI (assuming a 25.0 MHz input clock to the 405EP) */
648#define PPCHAMELEON_PLLMR0_133_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_1 | \
649 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
650 PLL_MALDIV_1 | PLL_PCIDIV_4)
651#define PPCHAMELEON_PLLMR1_133_133_33_66_33 (PLL_FBKDIV_8 | \
652 PLL_FWDDIVA_6 | PLL_FWDDIVB_4 | \
653 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
654
655#define PPCHAMELEON_PLLMR0_200_100_50_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
656 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
657 PLL_MALDIV_1 | PLL_PCIDIV_4)
658#define PPCHAMELEON_PLLMR1_200_100_50_33 (PLL_FBKDIV_8 | \
659 PLL_FWDDIVA_4 | PLL_FWDDIVB_4 | \
660 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
661
662#define PPCHAMELEON_PLLMR0_266_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
663 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
664 PLL_MALDIV_1 | PLL_PCIDIV_4)
665#define PPCHAMELEON_PLLMR1_266_133_33_66_33 (PLL_FBKDIV_8 | \
666 PLL_FWDDIVA_3 | PLL_FWDDIVB_4 | \
667 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
668
669#define PPCHAMELEON_PLLMR0_333_111_37_55_55 (PLL_CPUDIV_1 | PLL_PLBDIV_3 | \
670 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
671 PLL_MALDIV_1 | PLL_PCIDIV_2)
672#define PPCHAMELEON_PLLMR1_333_111_37_55_55 (PLL_FBKDIV_10 | \
673 PLL_FWDDIVA_3 | PLL_FWDDIVB_4 | \
674 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_HI)
675
676#elif (defined (CONFIG_PPCHAMELEON_CLK_33))
677
wdenk10767cc2004-05-13 13:23:58 +0000678/* CPU - PLB/SDRAM - EBC - OPB - PCI (assuming a 33.3MHz input clock to the 405EP) */
wdenk1d6f9722004-09-09 17:44:35 +0000679#define PPCHAMELEON_PLLMR0_133_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_1 | \
680 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
wdenk10767cc2004-05-13 13:23:58 +0000681 PLL_MALDIV_1 | PLL_PCIDIV_4)
wdenk1d6f9722004-09-09 17:44:35 +0000682#define PPCHAMELEON_PLLMR1_133_133_33_66_33 (PLL_FBKDIV_4 | \
683 PLL_FWDDIVA_6 | PLL_FWDDIVB_6 | \
wdenk10767cc2004-05-13 13:23:58 +0000684 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
wdenk1d6f9722004-09-09 17:44:35 +0000685
686#define PPCHAMELEON_PLLMR0_200_100_50_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
687 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
wdenk10767cc2004-05-13 13:23:58 +0000688 PLL_MALDIV_1 | PLL_PCIDIV_4)
wdenk1d6f9722004-09-09 17:44:35 +0000689#define PPCHAMELEON_PLLMR1_200_100_50_33 (PLL_FBKDIV_6 | \
690 PLL_FWDDIVA_4 | PLL_FWDDIVB_4 | \
wdenk10767cc2004-05-13 13:23:58 +0000691 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
wdenk1d6f9722004-09-09 17:44:35 +0000692
693#define PPCHAMELEON_PLLMR0_266_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
694 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
wdenk10767cc2004-05-13 13:23:58 +0000695 PLL_MALDIV_1 | PLL_PCIDIV_4)
wdenk1d6f9722004-09-09 17:44:35 +0000696#define PPCHAMELEON_PLLMR1_266_133_33_66_33 (PLL_FBKDIV_8 | \
697 PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
wdenk10767cc2004-05-13 13:23:58 +0000698 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
wdenk1d6f9722004-09-09 17:44:35 +0000699
700#define PPCHAMELEON_PLLMR0_333_111_37_55_55 (PLL_CPUDIV_1 | PLL_PLBDIV_3 | \
701 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
wdenk10767cc2004-05-13 13:23:58 +0000702 PLL_MALDIV_1 | PLL_PCIDIV_2)
wdenk1d6f9722004-09-09 17:44:35 +0000703#define PPCHAMELEON_PLLMR1_333_111_37_55_55 (PLL_FBKDIV_10 | \
704 PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
wdenk10767cc2004-05-13 13:23:58 +0000705 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_HI)
706
wdenk1d6f9722004-09-09 17:44:35 +0000707#else
708#error "* External frequency (SysClk) not defined! *"
709#endif
710
wdenk10767cc2004-05-13 13:23:58 +0000711#if (CONFIG_PPCHAMELEON_MODULE_MODEL == CONFIG_PPCHAMELEON_MODULE_HI)
712/* Model HI */
wdenk1d6f9722004-09-09 17:44:35 +0000713#define PLLMR0_DEFAULT PPCHAMELEON_PLLMR0_333_111_37_55_55
714#define PLLMR1_DEFAULT PPCHAMELEON_PLLMR1_333_111_37_55_55
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200715#define CONFIG_SYS_OPB_FREQ 55555555
wdenk10767cc2004-05-13 13:23:58 +0000716/* Model ME */
717#elif (CONFIG_PPCHAMELEON_MODULE_MODEL == CONFIG_PPCHAMELEON_MODULE_ME)
wdenk1d6f9722004-09-09 17:44:35 +0000718#define PLLMR0_DEFAULT PPCHAMELEON_PLLMR0_266_133_33_66_33
719#define PLLMR1_DEFAULT PPCHAMELEON_PLLMR1_266_133_33_66_33
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200720#define CONFIG_SYS_OPB_FREQ 66666666
wdenk10767cc2004-05-13 13:23:58 +0000721#else
722/* Model BA (default) */
wdenk1d6f9722004-09-09 17:44:35 +0000723#define PLLMR0_DEFAULT PPCHAMELEON_PLLMR0_133_133_33_66_33
724#define PLLMR1_DEFAULT PPCHAMELEON_PLLMR1_133_133_33_66_33
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200725#define CONFIG_SYS_OPB_FREQ 66666666
wdenk10767cc2004-05-13 13:23:58 +0000726#endif
727
728#endif /* CONFIG_NO_SERIAL_EEPROM */
729
730#define CONFIG_JFFS2_NAND 1 /* jffs2 on nand support */
wdenk10767cc2004-05-13 13:23:58 +0000731#define NAND_CACHE_PAGES 16 /* size of nand cache in 512 bytes pages */
732
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200733/*
734 * JFFS2 partitions
735 *
736 */
737/* No command line, one static partition */
Stefan Roese68d7d652009-03-19 13:30:36 +0100738#undef CONFIG_CMD_MTDPARTS
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200739#define CONFIG_JFFS2_DEV "nand"
740#define CONFIG_JFFS2_PART_SIZE 0x00200000
741#define CONFIG_JFFS2_PART_OFFSET 0x00000000
742
743/* mtdparts command line support
744 *
745 * Note: fake mtd_id used, no linux mtd map file
746 */
747/*
Stefan Roese68d7d652009-03-19 13:30:36 +0100748#define CONFIG_CMD_MTDPARTS
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200749#define MTDIDS_DEFAULT "nand0=catcenter"
750#define MTDPARTS_DEFAULT "mtdparts=catcenter:2m(nand)"
751*/
752
wdenk10767cc2004-05-13 13:23:58 +0000753#endif /* __CONFIG_H */