blob: 550c462b8869b17a2b39cfbd9bb662f42307e0d3 [file] [log] [blame]
wdenk10767cc2004-05-13 13:23:58 +00001/*
wdenk1d6f9722004-09-09 17:44:35 +00002 * ueberarbeitet durch Christoph Seyfert
3 *
wdenk414eec32005-04-02 22:37:54 +00004 * (C) Copyright 2004-2005 DENX Software Engineering,
wdenk10767cc2004-05-13 13:23:58 +00005 * Wolfgang Grandegger <wg@denx.de>
6 * (C) Copyright 2003
7 * DAVE Srl
8 *
9 * http://www.dave-tech.it
10 * http://www.wawnet.biz
11 * mailto:info@wawnet.biz
12 *
13 * Credits: Stefan Roese, Wolfgang Denk
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License as
17 * published by the Free Software Foundation; either version 2 of
18 * the License, or (at your option) any later version.
19 *
20 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 * GNU General Public License for more details.
24 *
25 * You should have received a copy of the GNU General Public License
26 * along with this program; if not, write to the Free Software
27 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 * MA 02111-1307 USA
29 */
30
31/*
32 * board/config.h - configuration options, board specific
33 */
34
35#ifndef __CONFIG_H
36#define __CONFIG_H
37
38#define CONFIG_PPCHAMELEON_MODULE_BA 0 /* Basic Model */
39#define CONFIG_PPCHAMELEON_MODULE_ME 1 /* Medium Model */
40#define CONFIG_PPCHAMELEON_MODULE_HI 2 /* High-End Model */
41#ifndef CONFIG_PPCHAMELEON_MODULE_MODEL
42#define CONFIG_PPCHAMELEON_MODULE_MODEL CONFIG_PPCHAMELEON_MODULE_BA
43#endif
44
wdenk1d6f9722004-09-09 17:44:35 +000045/* Only one of the following two symbols must be defined (default is 25 MHz)
46 * CONFIG_PPCHAMELEON_CLK_25
47 * CONFIG_PPCHAMELEON_CLK_33
48 */
49#if (!defined(CONFIG_PPCHAMELEON_CLK_25) && !defined(CONFIG_PPCHAMELEON_CLK_33))
50#define CONFIG_PPCHAMELEON_CLK_25
51#endif
52
53#if (defined(CONFIG_PPCHAMELEON_CLK_25) && defined(CONFIG_PPCHAMELEON_CLK_33))
54#error "* Two external frequencies (SysClk) are defined! *"
55#endif
56
57#undef CONFIG_PPCHAMELEON_SMI712
58
wdenk10767cc2004-05-13 13:23:58 +000059/*
60 * Debug stuff
61 */
62#undef __DEBUG_START_FROM_SRAM__
63#define __DISABLE_MACHINE_EXCEPTION__
64
65#ifdef __DEBUG_START_FROM_SRAM__
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020066#define CONFIG_SYS_DUMMY_FLASH_SIZE 1024*1024*4
wdenk10767cc2004-05-13 13:23:58 +000067#endif
68
69/*
70 * High Level Configuration Options
71 * (easy to change)
72 */
73
74#define CONFIG_405EP 1 /* This is a PPC405 CPU */
75#define CONFIG_4xx 1 /* ...member of PPC4xx family */
76#define CONFIG_PPCHAMELEONEVB 1 /* ...on a PPChameleonEVB board */
77
78#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
79#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
80
wdenk1d6f9722004-09-09 17:44:35 +000081#ifdef CONFIG_PPCHAMELEON_CLK_25
82# define CONFIG_SYS_CLK_FREQ 25000000 /* external frequency to pll */
83#elif (defined (CONFIG_PPCHAMELEON_CLK_33))
wdenk10767cc2004-05-13 13:23:58 +000084#define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
wdenk1d6f9722004-09-09 17:44:35 +000085#else
86# error "* External frequency (SysClk) not defined! *"
87#endif
wdenk10767cc2004-05-13 13:23:58 +000088
Stefan Roese550650d2010-09-20 16:05:31 +020089#define CONFIG_CONS_INDEX 2 /* Use UART1 */
90#define CONFIG_SYS_NS16550
91#define CONFIG_SYS_NS16550_SERIAL
92#define CONFIG_SYS_NS16550_REG_SIZE 1
93#define CONFIG_SYS_NS16550_CLK get_serial_clock()
wdenk10767cc2004-05-13 13:23:58 +000094#define CONFIG_BAUDRATE 115200
95#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
96
wdenk1d6f9722004-09-09 17:44:35 +000097#define CONFIG_VERSION_VARIABLE 1 /* add version variable */
98#define CONFIG_IDENT_STRING "1"
99
wdenk10767cc2004-05-13 13:23:58 +0000100#undef CONFIG_BOOTARGS
101
102/* Ethernet stuff */
103#define CONFIG_ENV_OVERWRITE /* Let the user to change the Ethernet MAC addresses */
wdenk1d6f9722004-09-09 17:44:35 +0000104#define CONFIG_ETHADDR 00:50:C2:1E:AF:FE
wdenke2ffd592004-12-31 09:32:47 +0000105#define CONFIG_HAS_ETH1
wdenk1d6f9722004-09-09 17:44:35 +0000106#define CONFIG_ETH1ADDR 00:50:C2:1E:AF:FD
wdenk10767cc2004-05-13 13:23:58 +0000107
108#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200109#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenk10767cc2004-05-13 13:23:58 +0000110
111
112#undef CONFIG_EXT_PHY
wdenk1d6f9722004-09-09 17:44:35 +0000113#define CONFIG_NET_MULTI 1
wdenk10767cc2004-05-13 13:23:58 +0000114
115#define CONFIG_MII 1 /* MII PHY management */
116#ifndef CONFIG_EXT_PHY
stroesebf418862005-06-30 13:06:07 +0000117#define CONFIG_PHY_ADDR 1 /* EMAC0 PHY address */
stroese3c71f3e2005-07-01 15:53:57 +0000118#define CONFIG_PHY1_ADDR 16 /* EMAC1 PHY address */
wdenk10767cc2004-05-13 13:23:58 +0000119#else
120#define CONFIG_PHY_ADDR 2 /* PHY address */
121#endif
122#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ
123
wdenk414eec32005-04-02 22:37:54 +0000124#define CONFIG_TIMESTAMP /* Print image info with timestamp */
125
Jon Loeliger49cf7e82007-07-05 19:52:35 -0500126
127/*
Jon Loeliger11799432007-07-10 09:02:57 -0500128 * BOOTP options
129 */
130#define CONFIG_BOOTP_BOOTFILESIZE
131#define CONFIG_BOOTP_BOOTPATH
132#define CONFIG_BOOTP_GATEWAY
133#define CONFIG_BOOTP_HOSTNAME
134
135
136/*
Jon Loeliger49cf7e82007-07-05 19:52:35 -0500137 * Command line configuration.
138 */
139#include <config_cmd_default.h>
140
141#define CONFIG_CMD_DHCP
142#define CONFIG_CMD_ELF
143#define CONFIG_CMD_EEPROM
144#define CONFIG_CMD_I2C
145#define CONFIG_CMD_IRQ
146#define CONFIG_CMD_JFFS2
147#define CONFIG_CMD_MII
148#define CONFIG_CMD_NAND
149#define CONFIG_CMD_NFS
150#define CONFIG_CMD_SNTP
151
wdenk10767cc2004-05-13 13:23:58 +0000152
153#define CONFIG_MAC_PARTITION
154#define CONFIG_DOS_PARTITION
155
wdenk10767cc2004-05-13 13:23:58 +0000156#undef CONFIG_WATCHDOG /* watchdog disabled */
157
158#define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#define CONFIG_SYS_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
wdenk10767cc2004-05-13 13:23:58 +0000160
161#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
162
163/*
164 * Miscellaneous configurable options
165 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166#define CONFIG_SYS_LONGHELP /* undef to save memory */
167#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
wdenk10767cc2004-05-13 13:23:58 +0000168
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200169#define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
170#ifdef CONFIG_SYS_HUSH_PARSER
171#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
wdenk10767cc2004-05-13 13:23:58 +0000172#endif
173
Jon Loeliger49cf7e82007-07-05 19:52:35 -0500174#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk10767cc2004-05-13 13:23:58 +0000176#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200177#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk10767cc2004-05-13 13:23:58 +0000178#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
180#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
181#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk10767cc2004-05-13 13:23:58 +0000182
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200183#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
wdenk10767cc2004-05-13 13:23:58 +0000184
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
wdenk10767cc2004-05-13 13:23:58 +0000186
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200187#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
188#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
wdenk10767cc2004-05-13 13:23:58 +0000189
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200190#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200191#define CONFIG_SYS_BASE_BAUD 691200
wdenk10767cc2004-05-13 13:23:58 +0000192
193/* The following table includes the supported baudrates */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194#define CONFIG_SYS_BAUDRATE_TABLE \
wdenk10767cc2004-05-13 13:23:58 +0000195 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
196 57600, 115200, 230400, 460800, 921600 }
197
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200198#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
199#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
wdenk10767cc2004-05-13 13:23:58 +0000200
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenk10767cc2004-05-13 13:23:58 +0000202
203#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
204
205/*-----------------------------------------------------------------------
206 * NAND-FLASH stuff
207 *-----------------------------------------------------------------------
208 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200209#define CONFIG_SYS_NAND0_BASE 0xFF400000
210#define CONFIG_SYS_NAND1_BASE 0xFF000000
211#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND0_BASE }
Marian Balakowicz6db39702006-04-08 19:08:06 +0200212#define NAND_BIG_DELAY_US 25
wdenk10767cc2004-05-13 13:23:58 +0000213
214/* For CATcenter there is only NAND on the module */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200215#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
wdenk10767cc2004-05-13 13:23:58 +0000216#define NAND_NO_RB
217
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200218#define CONFIG_SYS_NAND0_CE (0x80000000 >> 1) /* our CE is GPIO1 */
219#define CONFIG_SYS_NAND0_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
220#define CONFIG_SYS_NAND0_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
221#define CONFIG_SYS_NAND0_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
wdenk10767cc2004-05-13 13:23:58 +0000222
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200223#define CONFIG_SYS_NAND1_CE (0x80000000 >> 14) /* our CE is GPIO14 */
224#define CONFIG_SYS_NAND1_CLE (0x80000000 >> 15) /* our CLE is GPIO15 */
225#define CONFIG_SYS_NAND1_ALE (0x80000000 >> 16) /* our ALE is GPIO16 */
226#define CONFIG_SYS_NAND1_RDY (0x80000000 >> 31) /* our RDY is GPIO31 */
wdenk10767cc2004-05-13 13:23:58 +0000227
228
Marian Balakowicz6db39702006-04-08 19:08:06 +0200229#define MACRO_NAND_DISABLE_CE(nandptr) do \
wdenk10767cc2004-05-13 13:23:58 +0000230{ \
Marian Balakowicz6db39702006-04-08 19:08:06 +0200231 switch((unsigned long)nandptr) \
wdenk10767cc2004-05-13 13:23:58 +0000232 { \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200233 case CONFIG_SYS_NAND0_BASE: \
234 out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND0_CE); \
wdenk10767cc2004-05-13 13:23:58 +0000235 break; \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200236 case CONFIG_SYS_NAND1_BASE: \
237 out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND1_CE); \
wdenk10767cc2004-05-13 13:23:58 +0000238 break; \
239 } \
240} while(0)
241
Marian Balakowicz6db39702006-04-08 19:08:06 +0200242#define MACRO_NAND_ENABLE_CE(nandptr) do \
wdenk10767cc2004-05-13 13:23:58 +0000243{ \
Marian Balakowicz6db39702006-04-08 19:08:06 +0200244 switch((unsigned long)nandptr) \
wdenk10767cc2004-05-13 13:23:58 +0000245 { \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200246 case CONFIG_SYS_NAND0_BASE: \
247 out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND0_CE); \
wdenk10767cc2004-05-13 13:23:58 +0000248 break; \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200249 case CONFIG_SYS_NAND1_BASE: \
250 out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND1_CE); \
wdenk10767cc2004-05-13 13:23:58 +0000251 break; \
252 } \
253} while(0)
254
Marian Balakowicz6db39702006-04-08 19:08:06 +0200255#define MACRO_NAND_CTL_CLRALE(nandptr) do \
wdenk10767cc2004-05-13 13:23:58 +0000256{ \
257 switch((unsigned long)nandptr) \
258 { \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200259 case CONFIG_SYS_NAND0_BASE: \
260 out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND0_ALE); \
wdenk10767cc2004-05-13 13:23:58 +0000261 break; \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200262 case CONFIG_SYS_NAND1_BASE: \
263 out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND1_ALE); \
wdenk10767cc2004-05-13 13:23:58 +0000264 break; \
265 } \
266} while(0)
267
Marian Balakowicz6db39702006-04-08 19:08:06 +0200268#define MACRO_NAND_CTL_SETALE(nandptr) do \
wdenk10767cc2004-05-13 13:23:58 +0000269{ \
270 switch((unsigned long)nandptr) \
271 { \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200272 case CONFIG_SYS_NAND0_BASE: \
273 out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND0_ALE); \
wdenk10767cc2004-05-13 13:23:58 +0000274 break; \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200275 case CONFIG_SYS_NAND1_BASE: \
276 out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND1_ALE); \
wdenk10767cc2004-05-13 13:23:58 +0000277 break; \
278 } \
279} while(0)
280
Marian Balakowicz6db39702006-04-08 19:08:06 +0200281#define MACRO_NAND_CTL_CLRCLE(nandptr) do \
wdenk10767cc2004-05-13 13:23:58 +0000282{ \
283 switch((unsigned long)nandptr) \
284 { \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200285 case CONFIG_SYS_NAND0_BASE: \
286 out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND0_CLE); \
wdenk10767cc2004-05-13 13:23:58 +0000287 break; \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200288 case CONFIG_SYS_NAND1_BASE: \
289 out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND1_CLE); \
wdenk10767cc2004-05-13 13:23:58 +0000290 break; \
291 } \
292} while(0)
293
Marian Balakowicz6db39702006-04-08 19:08:06 +0200294#define MACRO_NAND_CTL_SETCLE(nandptr) do { \
wdenk10767cc2004-05-13 13:23:58 +0000295 switch((unsigned long)nandptr) { \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200296 case CONFIG_SYS_NAND0_BASE: \
297 out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND0_CLE); \
wdenk10767cc2004-05-13 13:23:58 +0000298 break; \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200299 case CONFIG_SYS_NAND1_BASE: \
300 out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND1_CLE); \
wdenk10767cc2004-05-13 13:23:58 +0000301 break; \
302 } \
303} while(0)
304
305#ifdef NAND_NO_RB
306/* constant delay (see also tR in the datasheet) */
307#define NAND_WAIT_READY(nand) do { \
308 udelay(12); \
309} while (0)
310#else
311/* use the R/B pin */
312/* TBD */
313#endif
314
315#define WRITE_NAND_COMMAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
316#define WRITE_NAND_ADDRESS(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
317#define WRITE_NAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)d; } while(0)
318#define READ_NAND(adr) ((volatile unsigned char)(*(volatile __u8 *)(unsigned long)adr))
319
320/*-----------------------------------------------------------------------
321 * PCI stuff
322 *-----------------------------------------------------------------------
323 */
324#if 0 /* No PCI on CATcenter */
325#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
326#define PCI_HOST_FORCE 1 /* configure as pci host */
327#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
328
329#define CONFIG_PCI /* include pci support */
330#define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
331#undef CONFIG_PCI_PNP /* do pci plug-and-play */
332 /* resource configuration */
333
334#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
335
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200336#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1014 /* PCI Vendor ID: IBM */
337#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: --- */
338#define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
wdenk1d6f9722004-09-09 17:44:35 +0000339
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200340#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
341#define CONFIG_SYS_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
342#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
343#define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
344#define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
345#define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
wdenk10767cc2004-05-13 13:23:58 +0000346#endif /* No PCI */
347
348/*-----------------------------------------------------------------------
349 * Start addresses for the final memory configuration
350 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200351 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenk10767cc2004-05-13 13:23:58 +0000352 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200353#define CONFIG_SYS_SDRAM_BASE 0x00000000
354#define CONFIG_SYS_FLASH_BASE 0xFFFC0000
355#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
356#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
357#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
wdenk10767cc2004-05-13 13:23:58 +0000358
359/*
360 * For booting Linux, the board info and command line data
361 * have to be in the first 8 MB of memory, since this is
362 * the maximum mapped by the Linux kernel during initialization.
363 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200364#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk10767cc2004-05-13 13:23:58 +0000365/*-----------------------------------------------------------------------
366 * FLASH organization
367 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200368#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
369#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
wdenk10767cc2004-05-13 13:23:58 +0000370
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200371#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
372#define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
wdenk10767cc2004-05-13 13:23:58 +0000373
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200374#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
375#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
376#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
wdenk10767cc2004-05-13 13:23:58 +0000377/*
378 * The following defines are added for buggy IOP480 byte interface.
379 * All other boards should use the standard values (CPCI405 etc.)
380 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200381#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
382#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
383#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
wdenk10767cc2004-05-13 13:23:58 +0000384
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200385#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
wdenk10767cc2004-05-13 13:23:58 +0000386
wdenk10767cc2004-05-13 13:23:58 +0000387/*-----------------------------------------------------------------------
388 * Environment Variable setup
389 */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200390#define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200391#define CONFIG_ENV_ADDR 0xFFFF8000 /* environment starts at the first small sector */
392#define CONFIG_ENV_SECT_SIZE 0x2000 /* 8196 bytes may be used for env vars*/
393#define CONFIG_ENV_ADDR_REDUND 0xFFFFA000
394#define CONFIG_ENV_SIZE_REDUND 0x2000
wdenk10767cc2004-05-13 13:23:58 +0000395
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200396#define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
Wolfgang Denk67c31032007-09-16 17:10:04 +0200397
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200398#define CONFIG_SYS_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
399#define CONFIG_SYS_NVRAM_SIZE 242 /* NVRAM size */
wdenk10767cc2004-05-13 13:23:58 +0000400
401/*-----------------------------------------------------------------------
402 * I2C EEPROM (CAT24WC16) for environment
403 */
404#define CONFIG_HARD_I2C /* I2c with hardware support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200405#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
406#define CONFIG_SYS_I2C_SLAVE 0x7F
wdenk10767cc2004-05-13 13:23:58 +0000407
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200408#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
409#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
wdenk10767cc2004-05-13 13:23:58 +0000410/* mask of address bits that overflow into the "EEPROM chip address" */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200411/*#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07*/
412#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
wdenk10767cc2004-05-13 13:23:58 +0000413 /* 16 byte page write mode using*/
414 /* last 4 bits of the address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200415#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
wdenk10767cc2004-05-13 13:23:58 +0000416
417/*-----------------------------------------------------------------------
418 * Cache Configuration
419 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200420#define CONFIG_SYS_DCACHE_SIZE 16384 /* For AMCC 405 CPUs, older 405 ppc's */
wdenk10767cc2004-05-13 13:23:58 +0000421 /* have only 8kB, 16kB is save here */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200422#define CONFIG_SYS_CACHELINE_SIZE 32 /* ... */
Jon Loeliger49cf7e82007-07-05 19:52:35 -0500423#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200424#define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
wdenk10767cc2004-05-13 13:23:58 +0000425#endif
426
427/*
428 * Init Memory Controller:
429 *
430 * BR0/1 and OR0/1 (FLASH)
431 */
432
433#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
434
435/*-----------------------------------------------------------------------
436 * External Bus Controller (EBC) Setup
437 */
438
439/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200440#define CONFIG_SYS_EBC_PB0AP 0x92015480
441#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
wdenk10767cc2004-05-13 13:23:58 +0000442
443/* Memory Bank 1 (External SRAM) initialization */
444/* Since this must replace NOR Flash, we use the same settings for CS0 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200445#define CONFIG_SYS_EBC_PB1AP 0x92015480
446#define CONFIG_SYS_EBC_PB1CR 0xFF85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=8bit */
wdenk10767cc2004-05-13 13:23:58 +0000447
448/* Memory Bank 2 (Flash Bank 1, NAND-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200449#define CONFIG_SYS_EBC_PB2AP 0x92015480
450#define CONFIG_SYS_EBC_PB2CR 0xFF458000 /* BAS=0xFF4,BS=4MB,BU=R/W,BW=8bit */
wdenk10767cc2004-05-13 13:23:58 +0000451
452/* Memory Bank 3 (Flash Bank 2, NAND-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200453#define CONFIG_SYS_EBC_PB3AP 0x92015480
454#define CONFIG_SYS_EBC_PB3CR 0xFF058000 /* BAS=0xFF0,BS=4MB,BU=R/W,BW=8bit */
wdenk10767cc2004-05-13 13:23:58 +0000455
wdenk1d6f9722004-09-09 17:44:35 +0000456#ifdef CONFIG_PPCHAMELEON_SMI712
457/*
458 * Video console (graphic: SMI LynxEM)
459 */
460#define CONFIG_VIDEO
461#define CONFIG_CFB_CONSOLE
462#define CONFIG_VIDEO_SMI_LYNXEM
463#define CONFIG_VIDEO_LOGO
464/*#define CONFIG_VIDEO_BMP_LOGO*/
465#define CONFIG_CONSOLE_EXTRA_INFO
466#define CONFIG_VGA_AS_SINGLE_DEVICE
467/* This is the base address (on 405EP-side) used to generate I/O accesses on PCI bus */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200468#define CONFIG_SYS_ISA_IO 0xE8000000
Marcel Ziswiler7817cb22007-12-30 03:30:46 +0100469/* see also drivers/video/videomodes.c */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200470#define CONFIG_SYS_DEFAULT_VIDEO_MODE 0x303
wdenk10767cc2004-05-13 13:23:58 +0000471#endif
472
473/*-----------------------------------------------------------------------
474 * FPGA stuff
475 */
476/* FPGA internal regs */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200477#define CONFIG_SYS_FPGA_MODE 0x00
478#define CONFIG_SYS_FPGA_STATUS 0x02
479#define CONFIG_SYS_FPGA_TS 0x04
480#define CONFIG_SYS_FPGA_TS_LOW 0x06
481#define CONFIG_SYS_FPGA_TS_CAP0 0x10
482#define CONFIG_SYS_FPGA_TS_CAP0_LOW 0x12
483#define CONFIG_SYS_FPGA_TS_CAP1 0x14
484#define CONFIG_SYS_FPGA_TS_CAP1_LOW 0x16
485#define CONFIG_SYS_FPGA_TS_CAP2 0x18
486#define CONFIG_SYS_FPGA_TS_CAP2_LOW 0x1a
487#define CONFIG_SYS_FPGA_TS_CAP3 0x1c
488#define CONFIG_SYS_FPGA_TS_CAP3_LOW 0x1e
wdenk10767cc2004-05-13 13:23:58 +0000489
490/* FPGA Mode Reg */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200491#define CONFIG_SYS_FPGA_MODE_CF_RESET 0x0001
492#define CONFIG_SYS_FPGA_MODE_TS_IRQ_ENABLE 0x0100
493#define CONFIG_SYS_FPGA_MODE_TS_IRQ_CLEAR 0x1000
494#define CONFIG_SYS_FPGA_MODE_TS_CLEAR 0x2000
wdenk10767cc2004-05-13 13:23:58 +0000495
496/* FPGA Status Reg */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200497#define CONFIG_SYS_FPGA_STATUS_DIP0 0x0001
498#define CONFIG_SYS_FPGA_STATUS_DIP1 0x0002
499#define CONFIG_SYS_FPGA_STATUS_DIP2 0x0004
500#define CONFIG_SYS_FPGA_STATUS_FLASH 0x0008
501#define CONFIG_SYS_FPGA_STATUS_TS_IRQ 0x1000
wdenk10767cc2004-05-13 13:23:58 +0000502
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200503#define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
504#define CONFIG_SYS_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/
wdenk10767cc2004-05-13 13:23:58 +0000505
506/* FPGA program pin configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200507#define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
508#define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
509#define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
510#define CONFIG_SYS_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
511#define CONFIG_SYS_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
wdenk10767cc2004-05-13 13:23:58 +0000512
513/*-----------------------------------------------------------------------
514 * Definitions for initial stack pointer and data area (in data cache)
515 */
516/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200517#define CONFIG_SYS_TEMP_STACK_OCM 1
wdenk10767cc2004-05-13 13:23:58 +0000518
519/* On Chip Memory location */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200520#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
521#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
522#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
523#define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_OCM_DATA_SIZE /* End of used area in RAM */
wdenk10767cc2004-05-13 13:23:58 +0000524
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200525#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
526#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
527#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk10767cc2004-05-13 13:23:58 +0000528
529/*-----------------------------------------------------------------------
530 * Definitions for GPIO setup (PPC405EP specific)
531 *
532 * GPIO0[0] - External Bus Controller BLAST output
533 * GPIO0[1-9] - Instruction trace outputs -> GPIO
534 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
535 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
536 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
537 * GPIO0[24-27] - UART0 control signal inputs/outputs
538 * GPIO0[28-29] - UART1 data signal input/output
539 * GPIO0[30] - EMAC0 input
540 * GPIO0[31] - EMAC1 reject packet as output
541 */
Stefan Roeseafabb492010-09-12 06:21:37 +0200542#define CONFIG_SYS_GPIO0_OSRL 0x40000550
543#define CONFIG_SYS_GPIO0_OSRH 0x00000110
544#define CONFIG_SYS_GPIO0_ISR1L 0x00000000
545/*#define CONFIG_SYS_GPIO0_ISR1H 0x15555445*/
546#define CONFIG_SYS_GPIO0_ISR1H 0x15555444
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200547#define CONFIG_SYS_GPIO0_TSRL 0x00000000
Stefan Roeseafabb492010-09-12 06:21:37 +0200548#define CONFIG_SYS_GPIO0_TSRH 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200549#define CONFIG_SYS_GPIO0_TCR 0xF7FF8014
wdenk10767cc2004-05-13 13:23:58 +0000550
551/*
552 * Internal Definitions
553 *
554 * Boot Flags
555 */
556#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
557#define BOOTFLAG_WARM 0x02 /* Software reboot */
558
559
560#define CONFIG_NO_SERIAL_EEPROM
561
562/*--------------------------------------------------------------------*/
563
564#ifdef CONFIG_NO_SERIAL_EEPROM
565
566/*
567!-----------------------------------------------------------------------
568! Defines for entry options.
569! Note: Because the 405EP SDRAM controller does not support ECC, ECC DIMMs that
570! are plugged in the board will be utilized as non-ECC DIMMs.
571!-----------------------------------------------------------------------
572*/
573#undef AUTO_MEMORY_CONFIG
574#define DIMM_READ_ADDR 0xAB
575#define DIMM_WRITE_ADDR 0xAA
576
wdenk10767cc2004-05-13 13:23:58 +0000577#define CPC0_PLLMR0 (CNTRL_DCR_BASE+0x0) /* PLL mode 0 register */
578#define CPC0_BOOT (CNTRL_DCR_BASE+0x1) /* Chip Clock Status register */
579#define CPC0_CR1 (CNTRL_DCR_BASE+0x2) /* Chip Control 1 register */
580#define CPC0_EPRCSR (CNTRL_DCR_BASE+0x3) /* EMAC PHY Rcv Clk Src register */
581#define CPC0_PLLMR1 (CNTRL_DCR_BASE+0x4) /* PLL mode 1 register */
582#define CPC0_UCR (CNTRL_DCR_BASE+0x5) /* UART Control register */
583#define CPC0_SRR (CNTRL_DCR_BASE+0x6) /* Soft Reset register */
584#define CPC0_JTAGID (CNTRL_DCR_BASE+0x7) /* JTAG ID register */
585#define CPC0_SPARE (CNTRL_DCR_BASE+0x8) /* Spare DCR */
586#define CPC0_PCI (CNTRL_DCR_BASE+0x9) /* PCI Control register */
587
588/* Defines for CPC0_PLLMR1 Register fields */
589#define PLL_ACTIVE 0x80000000
590#define CPC0_PLLMR1_SSCS 0x80000000
591#define PLL_RESET 0x40000000
592#define CPC0_PLLMR1_PLLR 0x40000000
593 /* Feedback multiplier */
594#define PLL_FBKDIV 0x00F00000
595#define CPC0_PLLMR1_FBDV 0x00F00000
596#define PLL_FBKDIV_16 0x00000000
597#define PLL_FBKDIV_1 0x00100000
598#define PLL_FBKDIV_2 0x00200000
599#define PLL_FBKDIV_3 0x00300000
600#define PLL_FBKDIV_4 0x00400000
601#define PLL_FBKDIV_5 0x00500000
602#define PLL_FBKDIV_6 0x00600000
603#define PLL_FBKDIV_7 0x00700000
604#define PLL_FBKDIV_8 0x00800000
605#define PLL_FBKDIV_9 0x00900000
606#define PLL_FBKDIV_10 0x00A00000
607#define PLL_FBKDIV_11 0x00B00000
608#define PLL_FBKDIV_12 0x00C00000
609#define PLL_FBKDIV_13 0x00D00000
610#define PLL_FBKDIV_14 0x00E00000
611#define PLL_FBKDIV_15 0x00F00000
612 /* Forward A divisor */
613#define PLL_FWDDIVA 0x00070000
614#define CPC0_PLLMR1_FWDVA 0x00070000
615#define PLL_FWDDIVA_8 0x00000000
616#define PLL_FWDDIVA_7 0x00010000
617#define PLL_FWDDIVA_6 0x00020000
618#define PLL_FWDDIVA_5 0x00030000
619#define PLL_FWDDIVA_4 0x00040000
620#define PLL_FWDDIVA_3 0x00050000
621#define PLL_FWDDIVA_2 0x00060000
622#define PLL_FWDDIVA_1 0x00070000
623 /* Forward B divisor */
624#define PLL_FWDDIVB 0x00007000
625#define CPC0_PLLMR1_FWDVB 0x00007000
626#define PLL_FWDDIVB_8 0x00000000
627#define PLL_FWDDIVB_7 0x00001000
628#define PLL_FWDDIVB_6 0x00002000
629#define PLL_FWDDIVB_5 0x00003000
630#define PLL_FWDDIVB_4 0x00004000
631#define PLL_FWDDIVB_3 0x00005000
632#define PLL_FWDDIVB_2 0x00006000
633#define PLL_FWDDIVB_1 0x00007000
634 /* PLL tune bits */
635#define PLL_TUNE_MASK 0x000003FF
636#define PLL_TUNE_2_M_3 0x00000133 /* 2 <= M <= 3 */
637#define PLL_TUNE_4_M_6 0x00000134 /* 3 < M <= 6 */
638#define PLL_TUNE_7_M_10 0x00000138 /* 6 < M <= 10 */
639#define PLL_TUNE_11_M_14 0x0000013C /* 10 < M <= 14 */
640#define PLL_TUNE_15_M_40 0x0000023E /* 14 < M <= 40 */
641#define PLL_TUNE_VCO_LOW 0x00000000 /* 500MHz <= VCO <= 800MHz */
642#define PLL_TUNE_VCO_HI 0x00000080 /* 800MHz < VCO <= 1000MHz */
643
644/* Defines for CPC0_PLLMR0 Register fields */
645 /* CPU divisor */
646#define PLL_CPUDIV 0x00300000
647#define CPC0_PLLMR0_CCDV 0x00300000
648#define PLL_CPUDIV_1 0x00000000
649#define PLL_CPUDIV_2 0x00100000
650#define PLL_CPUDIV_3 0x00200000
651#define PLL_CPUDIV_4 0x00300000
652 /* PLB divisor */
653#define PLL_PLBDIV 0x00030000
654#define CPC0_PLLMR0_CBDV 0x00030000
655#define PLL_PLBDIV_1 0x00000000
656#define PLL_PLBDIV_2 0x00010000
657#define PLL_PLBDIV_3 0x00020000
658#define PLL_PLBDIV_4 0x00030000
659 /* OPB divisor */
660#define PLL_OPBDIV 0x00003000
661#define CPC0_PLLMR0_OPDV 0x00003000
662#define PLL_OPBDIV_1 0x00000000
663#define PLL_OPBDIV_2 0x00001000
664#define PLL_OPBDIV_3 0x00002000
665#define PLL_OPBDIV_4 0x00003000
666 /* EBC divisor */
667#define PLL_EXTBUSDIV 0x00000300
668#define CPC0_PLLMR0_EPDV 0x00000300
669#define PLL_EXTBUSDIV_2 0x00000000
670#define PLL_EXTBUSDIV_3 0x00000100
671#define PLL_EXTBUSDIV_4 0x00000200
672#define PLL_EXTBUSDIV_5 0x00000300
673 /* MAL divisor */
674#define PLL_MALDIV 0x00000030
675#define CPC0_PLLMR0_MPDV 0x00000030
676#define PLL_MALDIV_1 0x00000000
677#define PLL_MALDIV_2 0x00000010
678#define PLL_MALDIV_3 0x00000020
679#define PLL_MALDIV_4 0x00000030
680 /* PCI divisor */
681#define PLL_PCIDIV 0x00000003
682#define CPC0_PLLMR0_PPFD 0x00000003
683#define PLL_PCIDIV_1 0x00000000
684#define PLL_PCIDIV_2 0x00000001
685#define PLL_PCIDIV_3 0x00000002
686#define PLL_PCIDIV_4 0x00000003
687
wdenk1d6f9722004-09-09 17:44:35 +0000688#ifdef CONFIG_PPCHAMELEON_CLK_25
689/* CPU - PLB/SDRAM - EBC - OPB - PCI (assuming a 25.0 MHz input clock to the 405EP) */
690#define PPCHAMELEON_PLLMR0_133_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_1 | \
691 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
692 PLL_MALDIV_1 | PLL_PCIDIV_4)
693#define PPCHAMELEON_PLLMR1_133_133_33_66_33 (PLL_FBKDIV_8 | \
694 PLL_FWDDIVA_6 | PLL_FWDDIVB_4 | \
695 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
696
697#define PPCHAMELEON_PLLMR0_200_100_50_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
698 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
699 PLL_MALDIV_1 | PLL_PCIDIV_4)
700#define PPCHAMELEON_PLLMR1_200_100_50_33 (PLL_FBKDIV_8 | \
701 PLL_FWDDIVA_4 | PLL_FWDDIVB_4 | \
702 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
703
704#define PPCHAMELEON_PLLMR0_266_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
705 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
706 PLL_MALDIV_1 | PLL_PCIDIV_4)
707#define PPCHAMELEON_PLLMR1_266_133_33_66_33 (PLL_FBKDIV_8 | \
708 PLL_FWDDIVA_3 | PLL_FWDDIVB_4 | \
709 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
710
711#define PPCHAMELEON_PLLMR0_333_111_37_55_55 (PLL_CPUDIV_1 | PLL_PLBDIV_3 | \
712 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
713 PLL_MALDIV_1 | PLL_PCIDIV_2)
714#define PPCHAMELEON_PLLMR1_333_111_37_55_55 (PLL_FBKDIV_10 | \
715 PLL_FWDDIVA_3 | PLL_FWDDIVB_4 | \
716 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_HI)
717
718#elif (defined (CONFIG_PPCHAMELEON_CLK_33))
719
wdenk10767cc2004-05-13 13:23:58 +0000720/* CPU - PLB/SDRAM - EBC - OPB - PCI (assuming a 33.3MHz input clock to the 405EP) */
wdenk1d6f9722004-09-09 17:44:35 +0000721#define PPCHAMELEON_PLLMR0_133_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_1 | \
722 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
wdenk10767cc2004-05-13 13:23:58 +0000723 PLL_MALDIV_1 | PLL_PCIDIV_4)
wdenk1d6f9722004-09-09 17:44:35 +0000724#define PPCHAMELEON_PLLMR1_133_133_33_66_33 (PLL_FBKDIV_4 | \
725 PLL_FWDDIVA_6 | PLL_FWDDIVB_6 | \
wdenk10767cc2004-05-13 13:23:58 +0000726 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
wdenk1d6f9722004-09-09 17:44:35 +0000727
728#define PPCHAMELEON_PLLMR0_200_100_50_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
729 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
wdenk10767cc2004-05-13 13:23:58 +0000730 PLL_MALDIV_1 | PLL_PCIDIV_4)
wdenk1d6f9722004-09-09 17:44:35 +0000731#define PPCHAMELEON_PLLMR1_200_100_50_33 (PLL_FBKDIV_6 | \
732 PLL_FWDDIVA_4 | PLL_FWDDIVB_4 | \
wdenk10767cc2004-05-13 13:23:58 +0000733 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
wdenk1d6f9722004-09-09 17:44:35 +0000734
735#define PPCHAMELEON_PLLMR0_266_133_33_66_33 (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
736 PLL_OPBDIV_2 | PLL_EXTBUSDIV_4 | \
wdenk10767cc2004-05-13 13:23:58 +0000737 PLL_MALDIV_1 | PLL_PCIDIV_4)
wdenk1d6f9722004-09-09 17:44:35 +0000738#define PPCHAMELEON_PLLMR1_266_133_33_66_33 (PLL_FBKDIV_8 | \
739 PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
wdenk10767cc2004-05-13 13:23:58 +0000740 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
wdenk1d6f9722004-09-09 17:44:35 +0000741
742#define PPCHAMELEON_PLLMR0_333_111_37_55_55 (PLL_CPUDIV_1 | PLL_PLBDIV_3 | \
743 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
wdenk10767cc2004-05-13 13:23:58 +0000744 PLL_MALDIV_1 | PLL_PCIDIV_2)
wdenk1d6f9722004-09-09 17:44:35 +0000745#define PPCHAMELEON_PLLMR1_333_111_37_55_55 (PLL_FBKDIV_10 | \
746 PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
wdenk10767cc2004-05-13 13:23:58 +0000747 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_HI)
748
wdenk1d6f9722004-09-09 17:44:35 +0000749#else
750#error "* External frequency (SysClk) not defined! *"
751#endif
752
wdenk10767cc2004-05-13 13:23:58 +0000753#if (CONFIG_PPCHAMELEON_MODULE_MODEL == CONFIG_PPCHAMELEON_MODULE_HI)
754/* Model HI */
wdenk1d6f9722004-09-09 17:44:35 +0000755#define PLLMR0_DEFAULT PPCHAMELEON_PLLMR0_333_111_37_55_55
756#define PLLMR1_DEFAULT PPCHAMELEON_PLLMR1_333_111_37_55_55
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200757#define CONFIG_SYS_OPB_FREQ 55555555
wdenk10767cc2004-05-13 13:23:58 +0000758/* Model ME */
759#elif (CONFIG_PPCHAMELEON_MODULE_MODEL == CONFIG_PPCHAMELEON_MODULE_ME)
wdenk1d6f9722004-09-09 17:44:35 +0000760#define PLLMR0_DEFAULT PPCHAMELEON_PLLMR0_266_133_33_66_33
761#define PLLMR1_DEFAULT PPCHAMELEON_PLLMR1_266_133_33_66_33
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200762#define CONFIG_SYS_OPB_FREQ 66666666
wdenk10767cc2004-05-13 13:23:58 +0000763#else
764/* Model BA (default) */
wdenk1d6f9722004-09-09 17:44:35 +0000765#define PLLMR0_DEFAULT PPCHAMELEON_PLLMR0_133_133_33_66_33
766#define PLLMR1_DEFAULT PPCHAMELEON_PLLMR1_133_133_33_66_33
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200767#define CONFIG_SYS_OPB_FREQ 66666666
wdenk10767cc2004-05-13 13:23:58 +0000768#endif
769
770#endif /* CONFIG_NO_SERIAL_EEPROM */
771
772#define CONFIG_JFFS2_NAND 1 /* jffs2 on nand support */
wdenk10767cc2004-05-13 13:23:58 +0000773#define NAND_CACHE_PAGES 16 /* size of nand cache in 512 bytes pages */
774
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200775/*
776 * JFFS2 partitions
777 *
778 */
779/* No command line, one static partition */
Stefan Roese68d7d652009-03-19 13:30:36 +0100780#undef CONFIG_CMD_MTDPARTS
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200781#define CONFIG_JFFS2_DEV "nand"
782#define CONFIG_JFFS2_PART_SIZE 0x00200000
783#define CONFIG_JFFS2_PART_OFFSET 0x00000000
784
785/* mtdparts command line support
786 *
787 * Note: fake mtd_id used, no linux mtd map file
788 */
789/*
Stefan Roese68d7d652009-03-19 13:30:36 +0100790#define CONFIG_CMD_MTDPARTS
Wolfgang Denk700a0c62005-08-08 01:03:24 +0200791#define MTDIDS_DEFAULT "nand0=catcenter"
792#define MTDPARTS_DEFAULT "mtdparts=catcenter:2m(nand)"
793*/
794
wdenk10767cc2004-05-13 13:23:58 +0000795#endif /* __CONFIG_H */