blob: 0753dc3afad529c49fdb0a161caa92cb513439bc [file] [log] [blame]
wdenkbf9e3b32004-02-12 00:47:09 +00001/*
2 * Configuation settings for the Motorola MC5272C3 board.
3 *
4 * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de>
5 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02006 * SPDX-License-Identifier: GPL-2.0+
wdenkbf9e3b32004-02-12 00:47:09 +00007 */
wdenk4e5ca3e2003-12-08 01:34:36 +00008
wdenkbf9e3b32004-02-12 00:47:09 +00009/*
10 * board/config.h - configuration options, board specific
11 */
wdenk4e5ca3e2003-12-08 01:34:36 +000012
wdenkbf9e3b32004-02-12 00:47:09 +000013#ifndef _M5272C3_H
14#define _M5272C3_H
15
16/*
17 * High Level Configuration Options
18 * (easy to change)
19 */
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050020#define CONFIG_MCFTMR
wdenk4e5ca3e2003-12-08 01:34:36 +000021
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050022#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020023#define CONFIG_SYS_UART_PORT (0)
TsiChung Liew79e07992008-08-15 16:50:07 +000024#define CONFIG_BAUDRATE 115200
wdenk4e5ca3e2003-12-08 01:34:36 +000025
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050026#undef CONFIG_WATCHDOG
wdenkbf9e3b32004-02-12 00:47:09 +000027#define CONFIG_WATCHDOG_TIMEOUT 10000 /* timeout in milliseconds */
28
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050029#undef CONFIG_MONITOR_IS_IN_RAM /* define if monitor is started from a pre-loader */
wdenkbf9e3b32004-02-12 00:47:09 +000030
31/* Configuration for environment
32 * Environment is embedded in u-boot in the second sector of the flash
33 */
34#ifndef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020035#define CONFIG_ENV_OFFSET 0x4000
36#define CONFIG_ENV_SECT_SIZE 0x2000
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +020037#define CONFIG_ENV_IS_IN_FLASH 1
wdenkbf9e3b32004-02-12 00:47:09 +000038#else
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020039#define CONFIG_ENV_ADDR 0xffe04000
40#define CONFIG_ENV_SECT_SIZE 0x2000
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +020041#define CONFIG_ENV_IS_IN_FLASH 1
wdenkbf9e3b32004-02-12 00:47:09 +000042#endif
43
angelo@sysam.it5296cb12015-03-29 22:54:16 +020044#define LDS_BOARD_TEXT \
45 . = DEFINED(env_offset) ? env_offset : .; \
46 common/env_embedded.o (.text);
47
Jon Loeliger8353e132007-07-08 14:14:17 -050048/*
Jon Loeliger659e2f62007-07-10 09:10:49 -050049 * BOOTP options
50 */
51#define CONFIG_BOOTP_BOOTFILESIZE
52#define CONFIG_BOOTP_BOOTPATH
53#define CONFIG_BOOTP_GATEWAY
54#define CONFIG_BOOTP_HOSTNAME
55
Jon Loeliger659e2f62007-07-10 09:10:49 -050056/*
Jon Loeliger8353e132007-07-08 14:14:17 -050057 * Command line configuration.
58 */
Jon Loeliger8353e132007-07-08 14:14:17 -050059
wdenkbf9e3b32004-02-12 00:47:09 +000060#define CONFIG_BOOTDELAY 5
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050061#define CONFIG_MCFFEC
62#ifdef CONFIG_MCFFEC
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050063# define CONFIG_MII 1
TsiChung Liewd53cf6a2008-08-19 00:37:13 +060064# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020065# define CONFIG_SYS_DISCOVER_PHY
66# define CONFIG_SYS_RX_ETH_BUFFER 8
67# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050068
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020069# define CONFIG_SYS_FEC0_PINMUX 0
70# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
Wolfgang Denk53677ef2008-05-20 16:00:29 +020071# define MCFFEC_TOUT_LOOP 50000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020072/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
73# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050074# define FECDUPLEX FULL
75# define FECSPEED _100BASET
76# else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020077# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
78# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050079# endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020080# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050081#endif
82
83#ifdef CONFIG_MCFFEC
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050084# define CONFIG_IPADDR 192.162.1.2
85# define CONFIG_NETMASK 255.255.255.0
86# define CONFIG_SERVERIP 192.162.1.1
87# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiewf28e1bd2007-08-15 20:32:06 -050088#endif /* CONFIG_MCFFEC */
89
90#define CONFIG_HOSTNAME M5272C3
91#define CONFIG_EXTRA_ENV_SETTINGS \
92 "netdev=eth0\0" \
93 "loadaddr=10000\0" \
94 "u-boot=u-boot.bin\0" \
95 "load=tftp ${loadaddr) ${u-boot}\0" \
96 "upd=run load; run prog\0" \
97 "prog=prot off ffe00000 ffe3ffff;" \
98 "era ffe00000 ffe3ffff;" \
99 "cp.b ${loadaddr} ffe00000 ${filesize};"\
100 "save\0" \
101 ""
wdenkbf9e3b32004-02-12 00:47:09 +0000102
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200103#define CONFIG_SYS_LONGHELP /* undef to save memory */
wdenkbf9e3b32004-02-12 00:47:09 +0000104
Jon Loeliger8353e132007-07-08 14:14:17 -0500105#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200106#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenkbf9e3b32004-02-12 00:47:09 +0000107#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200108#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkbf9e3b32004-02-12 00:47:09 +0000109#endif
wdenkbf9e3b32004-02-12 00:47:09 +0000110
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
112#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
113#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
114#define CONFIG_SYS_LOAD_ADDR 0x20000
115#define CONFIG_SYS_MEMTEST_START 0x400
116#define CONFIG_SYS_MEMTEST_END 0x380000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117#define CONFIG_SYS_CLK 66000000
wdenkbf9e3b32004-02-12 00:47:09 +0000118
119/*
120 * Low Level Configuration Settings
121 * (address mappings, register initial values, etc.)
122 * You should know what you are doing if you make changes here.
123 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200124#define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
125#define CONFIG_SYS_SCR 0x0003
126#define CONFIG_SYS_SPR 0xffff
wdenkbf9e3b32004-02-12 00:47:09 +0000127
wdenkbf9e3b32004-02-12 00:47:09 +0000128/*-----------------------------------------------------------------------
129 * Definitions for initial stack pointer and data area (in DPRAM)
130 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200132#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in internal SRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200133#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200134#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkbf9e3b32004-02-12 00:47:09 +0000135
136/*-----------------------------------------------------------------------
137 * Start addresses for the final memory configuration
138 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200139 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkbf9e3b32004-02-12 00:47:09 +0000140 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200141#define CONFIG_SYS_SDRAM_BASE 0x00000000
142#define CONFIG_SYS_SDRAM_SIZE 4 /* SDRAM size in MB */
143#define CONFIG_SYS_FLASH_BASE 0xffe00000
wdenkbf9e3b32004-02-12 00:47:09 +0000144
145#ifdef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200146#define CONFIG_SYS_MONITOR_BASE 0x20000
wdenkbf9e3b32004-02-12 00:47:09 +0000147#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200148#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
wdenkbf9e3b32004-02-12 00:47:09 +0000149#endif
150
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200151#define CONFIG_SYS_MONITOR_LEN 0x20000
152#define CONFIG_SYS_MALLOC_LEN (256 << 10)
153#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
wdenkbf9e3b32004-02-12 00:47:09 +0000154
155/*
156 * For booting Linux, the board info and command line data
157 * have to be in the first 8 MB of memory, since this is
158 * the maximum mapped by the Linux kernel during initialization ??
159 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200160#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
wdenkbf9e3b32004-02-12 00:47:09 +0000161
TsiChung Liewb2028162008-10-21 14:19:26 +0000162/*
wdenkbf9e3b32004-02-12 00:47:09 +0000163 * FLASH organization
164 */
TsiChung Liewb2028162008-10-21 14:19:26 +0000165#define CONFIG_SYS_FLASH_CFI
166#ifdef CONFIG_SYS_FLASH_CFI
167# define CONFIG_FLASH_CFI_DRIVER 1
168# define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
169# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
170# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
171# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
172# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
173#endif
wdenkbf9e3b32004-02-12 00:47:09 +0000174
175/*-----------------------------------------------------------------------
176 * Cache Configuration
177 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200178#define CONFIG_SYS_CACHELINE_SIZE 16
wdenkbf9e3b32004-02-12 00:47:09 +0000179
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600180#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200181 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600182#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200183 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600184#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
185#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
186 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
187 CF_ACR_EN | CF_ACR_SM_ALL)
188#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
189 CF_CACR_DISD | CF_CACR_INVI | \
190 CF_CACR_CEIB | CF_CACR_DCM | \
191 CF_CACR_EUSP)
192
wdenkbf9e3b32004-02-12 00:47:09 +0000193/*-----------------------------------------------------------------------
194 * Memory bank definitions
195 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200196#define CONFIG_SYS_BR0_PRELIM 0xFFE00201
197#define CONFIG_SYS_OR0_PRELIM 0xFFE00014
198#define CONFIG_SYS_BR1_PRELIM 0
199#define CONFIG_SYS_OR1_PRELIM 0
200#define CONFIG_SYS_BR2_PRELIM 0x30000001
201#define CONFIG_SYS_OR2_PRELIM 0xFFF80000
202#define CONFIG_SYS_BR3_PRELIM 0
203#define CONFIG_SYS_OR3_PRELIM 0
204#define CONFIG_SYS_BR4_PRELIM 0
205#define CONFIG_SYS_OR4_PRELIM 0
206#define CONFIG_SYS_BR5_PRELIM 0
207#define CONFIG_SYS_OR5_PRELIM 0
208#define CONFIG_SYS_BR6_PRELIM 0
209#define CONFIG_SYS_OR6_PRELIM 0
210#define CONFIG_SYS_BR7_PRELIM 0x00000701
211#define CONFIG_SYS_OR7_PRELIM 0xFFC0007C
wdenkbf9e3b32004-02-12 00:47:09 +0000212
213/*-----------------------------------------------------------------------
214 * Port configuration
215 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200216#define CONFIG_SYS_PACNT 0x00000000
217#define CONFIG_SYS_PADDR 0x0000
218#define CONFIG_SYS_PADAT 0x0000
219#define CONFIG_SYS_PBCNT 0x55554155 /* Ethernet/UART configuration */
220#define CONFIG_SYS_PBDDR 0x0000
221#define CONFIG_SYS_PBDAT 0x0000
222#define CONFIG_SYS_PDCNT 0x00000000
TsiChungLiewf28e1bd2007-08-15 20:32:06 -0500223#endif /* _M5272C3_H */