stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 1 | /* |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 2 | * (C) Copyright 2005-2008 |
| 3 | * Matthias Fuchs, esd gmbh germany, matthias.fuchs@esd-electronics.com |
| 4 | * |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 5 | * (C) Copyright 2001-2004 |
| 6 | * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com |
| 7 | * |
| 8 | * See file CREDITS for list of people who contributed to this |
| 9 | * project. |
| 10 | * |
| 11 | * This program is free software; you can redistribute it and/or |
| 12 | * modify it under the terms of the GNU General Public License as |
| 13 | * published by the Free Software Foundation; either version 2 of |
| 14 | * the License, or (at your option) any later version. |
| 15 | * |
| 16 | * This program is distributed in the hope that it will be useful, |
| 17 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 18 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 19 | * GNU General Public License for more details. |
| 20 | * |
| 21 | * You should have received a copy of the GNU General Public License |
| 22 | * along with this program; if not, write to the Free Software |
| 23 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 24 | * MA 02111-1307 USA |
| 25 | */ |
| 26 | |
| 27 | /* |
| 28 | * board/config.h - configuration options, board specific |
| 29 | */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 30 | #ifndef __CONFIG_H |
| 31 | #define __CONFIG_H |
| 32 | |
| 33 | /* |
| 34 | * High Level Configuration Options |
| 35 | * (easy to change) |
| 36 | */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 37 | #define CONFIG_405GP 1 /* This is a PPC405 CPU */ |
| 38 | #define CONFIG_4xx 1 /* ...member of PPC4xx family */ |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 39 | #define CONFIG_APCG405 1 /* ...on a APC405 board */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 40 | |
| 41 | #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */ |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 42 | #define CONFIG_BOARD_EARLY_INIT_R 1 |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 43 | #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */ |
| 44 | |
| 45 | #define CONFIG_SYS_CLK_FREQ 33333400 /* external frequency to pll */ |
| 46 | |
stroese | 04e93ec | 2005-04-13 10:06:07 +0000 | [diff] [blame] | 47 | #define CONFIG_BOARD_TYPES 1 /* support board types */ |
| 48 | |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 49 | #define CONFIG_BAUDRATE 115200 |
| 50 | #define CONFIG_BOOTDELAY 1 /* autoboot after 3 seconds */ |
Matthias Fuchs | 8e048c4 | 2008-04-25 12:01:39 +0200 | [diff] [blame] | 51 | #define CONFIG_BOOTCOUNT_LIMIT 1 |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 52 | |
| 53 | #undef CONFIG_BOOTARGS |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 54 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 55 | #define CONFIG_SYS_USB_LOAD_COMMAND "fatload usb 0 200000 pImage;" \ |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 56 | "fatload usb 0 300000 pImage.initrd" |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 57 | #define CONFIG_SYS_USB_SELF_COMMAND "usb start;run usb_load;usb stop;" \ |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 58 | "run ramargs addip addcon usbargs;" \ |
| 59 | "bootm 200000 300000" |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 60 | #define CONFIG_SYS_USB_ARGS "setenv bootargs $(bootargs) usbboot=1" |
| 61 | #define CONFIG_SYS_BOOTLIMIT "3" |
| 62 | #define CONFIG_SYS_ALT_BOOTCOMMAND "run usb_self;reset" |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 63 | |
| 64 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
Stefan Roese | b789cb4 | 2008-04-22 14:06:42 +0200 | [diff] [blame] | 65 | "hostname=abg405\0" \ |
| 66 | "bd_type=abg405\0" \ |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 67 | "serial#=AA0000\0" \ |
Stefan Roese | b789cb4 | 2008-04-22 14:06:42 +0200 | [diff] [blame] | 68 | "kernel_addr=fe000000\0" \ |
| 69 | "ramdisk_addr=fe100000\0" \ |
| 70 | "ramargs=setenv bootargs root=/dev/ram rw\0" \ |
| 71 | "nfsargs=setenv bootargs root=/dev/nfs rw " \ |
| 72 | "nfsroot=$(serverip):$(rootpath)\0" \ |
| 73 | "addip=setenv bootargs $(bootargs) " \ |
| 74 | "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \ |
| 75 | ":$(hostname)::off panic=1\0" \ |
| 76 | "addcon=setenv bootargs $(bootargs) console=ttyS0,$(baudrate)" \ |
| 77 | " $(optargs)\0" \ |
| 78 | "flash_self=run ramargs addip addcon;" \ |
| 79 | "bootm $(kernel_addr) $(ramdisk_addr)\0" \ |
| 80 | "net_nfs=tftp 200000 $(img);run nfsargs addip addcon;" \ |
| 81 | "bootm\0" \ |
| 82 | "rootpath=/tftpboot/abg405/target_root\0" \ |
| 83 | "img=/tftpboot/abg405/pImage\0" \ |
| 84 | "load=tftp 100000 /tftpboot/abg405/u-boot.bin\0" \ |
| 85 | "update=protect off fff80000 ffffffff;era fff80000 ffffffff;" \ |
| 86 | "cp.b 100000 fff80000 80000\0" \ |
| 87 | "ipaddr=10.0.111.111\0" \ |
| 88 | "netmask=255.255.0.0\0" \ |
| 89 | "serverip=10.0.0.190\0" \ |
| 90 | "splashimage=ffe80000\0" \ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 91 | "usb_load="CONFIG_SYS_USB_LOAD_COMMAND"\0" \ |
| 92 | "usb_self="CONFIG_SYS_USB_SELF_COMMAND"\0" \ |
| 93 | "usbargs="CONFIG_SYS_USB_ARGS"\0" \ |
| 94 | "bootlimit="CONFIG_SYS_BOOTLIMIT"\0" \ |
| 95 | "altbootcmd="CONFIG_SYS_ALT_BOOTCOMMAND"\0" \ |
Stefan Roese | b789cb4 | 2008-04-22 14:06:42 +0200 | [diff] [blame] | 96 | "" |
Matthias Fuchs | 8e048c4 | 2008-04-25 12:01:39 +0200 | [diff] [blame] | 97 | #define CONFIG_BOOTCOMMAND "run flash_self;reset" |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 98 | |
| 99 | #define CONFIG_ETHADDR 00:02:27:8e:00:00 |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 100 | |
| 101 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 102 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 103 | |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 104 | #define CONFIG_NET_MULTI 1 |
| 105 | #undef CONFIG_HAS_ETH1 |
| 106 | |
Matthias Fuchs | 38570b2 | 2010-08-25 17:02:28 +0200 | [diff] [blame] | 107 | #define CONFIG_PPC4xx_EMAC |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 108 | #define CONFIG_MII 1 /* MII PHY management */ |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 109 | #define CONFIG_PHY_ADDR 0 /* PHY address */ |
| 110 | #define CONFIG_LXT971_NO_SLEEP 1 |
| 111 | #define CONFIG_RESET_PHY_R 1 /* use reset_phy() */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 112 | |
| 113 | #define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ /* 66 MHz OPB clock*/ |
| 114 | |
Jon Loeliger | 498ff9a | 2007-07-05 19:13:52 -0500 | [diff] [blame] | 115 | /* |
Jon Loeliger | 1179943 | 2007-07-10 09:02:57 -0500 | [diff] [blame] | 116 | * BOOTP options |
| 117 | */ |
| 118 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 119 | #define CONFIG_BOOTP_BOOTPATH |
| 120 | #define CONFIG_BOOTP_GATEWAY |
| 121 | #define CONFIG_BOOTP_HOSTNAME |
| 122 | |
Jon Loeliger | 1179943 | 2007-07-10 09:02:57 -0500 | [diff] [blame] | 123 | /* |
Jon Loeliger | 498ff9a | 2007-07-05 19:13:52 -0500 | [diff] [blame] | 124 | * Command line configuration. |
| 125 | */ |
| 126 | #include <config_cmd_default.h> |
| 127 | |
Jon Loeliger | 498ff9a | 2007-07-05 19:13:52 -0500 | [diff] [blame] | 128 | #define CONFIG_CMD_DATE |
Wolfgang Denk | 74de7ae | 2009-04-01 23:34:12 +0200 | [diff] [blame] | 129 | #define CONFIG_CMD_DHCP |
Wolfgang Denk | 5728be3 | 2007-08-06 01:01:49 +0200 | [diff] [blame] | 130 | #define CONFIG_CMD_EEPROM |
Wolfgang Denk | 74de7ae | 2009-04-01 23:34:12 +0200 | [diff] [blame] | 131 | #define CONFIG_CMD_ELF |
| 132 | #define CONFIG_CMD_FAT |
| 133 | #define CONFIG_CMD_I2C |
| 134 | #define CONFIG_CMD_IDE |
| 135 | #define CONFIG_CMD_IRQ |
| 136 | #define CONFIG_CMD_MII |
| 137 | #define CONFIG_CMD_PCI |
| 138 | #define CONFIG_CMD_PING |
| 139 | #define CONFIG_CMD_SOURCE |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 140 | #define CONFIG_CMD_USB |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 141 | |
| 142 | #define CONFIG_MAC_PARTITION |
| 143 | #define CONFIG_DOS_PARTITION |
| 144 | |
| 145 | #define CONFIG_SUPPORT_VFAT |
| 146 | |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 147 | #define CONFIG_AUTO_UPDATE 1 /* autoupdate via CF or USB */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 148 | |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 149 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 150 | |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 151 | #define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 152 | #define CONFIG_SYS_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */ |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 153 | |
| 154 | #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 155 | |
| 156 | /* |
| 157 | * Miscellaneous configurable options |
| 158 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 159 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
| 160 | #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 161 | #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 162 | |
Jon Loeliger | 498ff9a | 2007-07-05 19:13:52 -0500 | [diff] [blame] | 163 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 164 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 165 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 166 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 167 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 168 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
| 169 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 170 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 171 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 172 | #define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 173 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 174 | #define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 175 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 176 | #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */ |
| 177 | #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 178 | |
Stefan Roese | 550650d | 2010-09-20 16:05:31 +0200 | [diff] [blame] | 179 | #define CONFIG_CONS_INDEX 1 /* Use UART0 */ |
| 180 | #define CONFIG_SYS_NS16550 |
| 181 | #define CONFIG_SYS_NS16550_SERIAL |
| 182 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
| 183 | #define CONFIG_SYS_NS16550_CLK get_serial_clock() |
| 184 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 185 | #define CONFIG_SYS_EXT_SERIAL_CLOCK 14745600 /* use external serial clock */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 186 | |
| 187 | /* The following table includes the supported baudrates */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 188 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 189 | { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \ |
wdenk | efe2a4d | 2004-12-16 21:44:03 +0000 | [diff] [blame] | 190 | 57600, 115200, 230400, 460800, 921600 } |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 191 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 192 | #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */ |
| 193 | #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 194 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 195 | #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 196 | |
| 197 | #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */ |
| 198 | |
| 199 | /* Only interrupt boot if space is pressed */ |
| 200 | /* If a long serial cable is connected but */ |
| 201 | /* other end is dead, garbage will be read */ |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 202 | #define CONFIG_AUTOBOOT_KEYED 1 |
Wolfgang Denk | c37207d | 2008-07-16 16:38:59 +0200 | [diff] [blame] | 203 | #define CONFIG_AUTOBOOT_PROMPT \ |
| 204 | "Press SPACE to abort autoboot in %d seconds\n", bootdelay |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 205 | #undef CONFIG_AUTOBOOT_DELAY_STR |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 206 | #define CONFIG_AUTOBOOT_STOP_STR " " |
| 207 | |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 208 | #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 209 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 210 | #define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 211 | |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 212 | /* |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 213 | * PCI stuff |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 214 | */ |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 215 | #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */ |
| 216 | #define PCI_HOST_FORCE 1 /* configure as pci host */ |
| 217 | #define PCI_HOST_AUTO 2 /* detected via arbiter enable */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 218 | |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 219 | #define CONFIG_PCI /* include pci support */ |
| 220 | #define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 221 | #define CONFIG_PCI_PNP /* do pci plug-and-play */ |
wdenk | efe2a4d | 2004-12-16 21:44:03 +0000 | [diff] [blame] | 222 | /* resource configuration */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 223 | |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 224 | #define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */ |
| 225 | #define CONFIG_PCI_SKIP_HOST_BRIDGE 1 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 226 | #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */ |
| 227 | #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */ |
| 228 | #define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/ |
| 229 | #define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */ |
| 230 | #define CONFIG_SYS_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */ |
| 231 | #define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */ |
| 232 | #define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */ |
| 233 | #define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */ |
| 234 | #define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 235 | |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 236 | /* |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 237 | * IDE/ATA stuff |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 238 | */ |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 239 | #undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */ |
| 240 | #undef CONFIG_IDE_LED /* no led for ide supported */ |
| 241 | #define CONFIG_IDE_RESET 1 /* reset for ide supported */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 242 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 243 | #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE busses */ |
| 244 | #define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS) /* max. 1 drives per IDE bus */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 245 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 246 | #define CONFIG_SYS_ATA_BASE_ADDR 0xF0100000 |
| 247 | #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000 |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 248 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 249 | #define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */ |
| 250 | #define CONFIG_SYS_ATA_REG_OFFSET 0x0000 /* Offset for normal register access */ |
| 251 | #define CONFIG_SYS_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 252 | |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 253 | /* |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 254 | * Start addresses for the final memory configuration |
| 255 | * (Set up by the startup code) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 256 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 257 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 258 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
| 259 | #define CONFIG_SYS_MONITOR_BASE 0xFFF80000 |
| 260 | #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */ |
| 261 | #define CONFIG_SYS_MALLOC_LEN (2*1024*1024) /* Reserve 2MB for malloc() */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 262 | |
| 263 | /* |
| 264 | * For booting Linux, the board info and command line data |
| 265 | * have to be in the first 8 MB of memory, since this is |
| 266 | * the maximum mapped by the Linux kernel during initialization. |
| 267 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 268 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Init. Memory map for Linux */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 269 | |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 270 | /* |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 271 | * FLASH organization |
| 272 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 273 | #define CONFIG_SYS_FLASH_BASE 0xFE000000 |
| 274 | #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */ |
Jean-Christophe PLAGNIOL-VILLARD | 00b1883 | 2008-08-13 01:40:42 +0200 | [diff] [blame] | 275 | #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 276 | #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 277 | #define CONFIG_SYS_MAX_FLASH_BANKS_DETECT 2 |
| 278 | #define CONFIG_SYS_FLASH_QUIET_TEST 1 |
| 279 | #define CONFIG_SYS_FLASH_INCREMENT 0x01000000 |
| 280 | #define CONFIG_SYS_FLASH_PROTECTION 1 /* use hardware protection */ |
| 281 | #define CONFIG_SYS_FLASH_AUTOPROTECT_LIST { \ |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 282 | {0xfe000000, 0x500000}, \ |
| 283 | {0xffe80000, 0x180000} \ |
| 284 | } |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 285 | #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */ |
| 286 | #define CONFIG_SYS_FLASH_BANKS_LIST { \ |
| 287 | CONFIG_SYS_FLASH_BASE, \ |
| 288 | CONFIG_SYS_FLASH_BASE + CONFIG_SYS_FLASH_INCREMENT \ |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 289 | } |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 290 | #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 291 | |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 292 | /* |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 293 | * Environment Variable setup |
| 294 | */ |
Jean-Christophe PLAGNIOL-VILLARD | bb1f8b4 | 2008-09-05 09:19:30 +0200 | [diff] [blame] | 295 | #define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */ |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 296 | #define CONFIG_ENV_OFFSET 0x000 /* environment starts at the */ |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 297 | /* beginning of the EEPROM */ |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 298 | #define CONFIG_ENV_SIZE 0x800 /* 2048 bytes may be used for env vars*/ |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 299 | #define CONFIG_ENV_OVERWRITE 1 /* allow overwriting vendor vars */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 300 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 301 | #define CONFIG_SYS_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */ |
| 302 | #define CONFIG_SYS_NVRAM_SIZE 242 /* NVRAM size */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 303 | |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 304 | /* |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 305 | * I2C EEPROM (CAT24WC16) for environment |
| 306 | */ |
| 307 | #define CONFIG_HARD_I2C /* I2c with hardware support */ |
Stefan Roese | d3061c6 | 2010-04-28 11:09:59 +0200 | [diff] [blame] | 308 | #define CONFIG_PPC4XX_I2C /* use PPC4xx driver */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 309 | #define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed and slave address */ |
| 310 | #define CONFIG_SYS_I2C_SLAVE 0x7F |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 311 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 312 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */ |
| 313 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */ |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 314 | /* mask of address bits that overflow into the "EEPROM chip address" */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 315 | #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07 |
| 316 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 317 | /* 16 byte page write mode using*/ |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 318 | /* last 4 bits of the address */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 319 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 320 | |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 321 | /* |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 322 | * External Bus Controller (EBC) Setup |
| 323 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 324 | #define FLASH0_BA (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_FLASH_INCREMENT) /* FLASH 0 BA */ |
| 325 | #define FLASH1_BA CONFIG_SYS_FLASH_BASE /* FLASH 1 Base Address */ |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 326 | #define CAN_BA 0xF0000000 /* CAN Base Address */ |
| 327 | #define DUART0_BA 0xF0000400 /* DUART Base Address */ |
| 328 | #define DUART1_BA 0xF0000408 /* DUART Base Address */ |
| 329 | #define RTC_BA 0xF0000500 /* RTC Base Address */ |
| 330 | #define PS2_BA 0xF0000600 /* PS/2 Base Address */ |
| 331 | #define CF_BA 0xF0100000 /* CompactFlash Base Address */ |
| 332 | #define FPGA_BA 0xF0100100 /* FPGA internal Base Address */ |
| 333 | #define FUJI_BA 0xF0100200 /* Fuji internal Base Address */ |
| 334 | #define PCMCIA1_BA 0x20000000 /* PCMCIA Slot 1 Base Address */ |
| 335 | #define PCMCIA2_BA 0x28000000 /* PCMCIA Slot 2 Base Address */ |
| 336 | #define VGA_BA 0xF1000000 /* Epson VGA Base Address */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 337 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 338 | #define CONFIG_SYS_FPGA_BASE_ADDR FPGA_BA /* FPGA internal Base Address */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 339 | |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 340 | /* Memory Bank 0 (Flash Bank 0) initialization */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 341 | #define CONFIG_SYS_EBC_PB0AP 0x92015480 |
| 342 | #define CONFIG_SYS_EBC_PB0CR FLASH0_BA | 0x9A000 /* BAS=0xFF0,BS=16MB,BU=R/W,BW=16bit*/ |
| 343 | #define CONFIG_SYS_EBC_PB0AP_HWREV8 CONFIG_SYS_EBC_PB0AP |
| 344 | #define CONFIG_SYS_EBC_PB0CR_HWREV8 FLASH1_BA | 0xBA000 /* BS=32MB */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 345 | |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 346 | /* Memory Bank 1 (Flash Bank 1) initialization */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 347 | #define CONFIG_SYS_EBC_PB1AP 0x92015480 |
| 348 | #define CONFIG_SYS_EBC_PB1CR FLASH1_BA | 0x9A000 /* BAS=0xFE0,BS=16MB,BU=R/W,BW=16bit*/ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 349 | |
| 350 | /* Memory Bank 2 (CAN0, 1, RTC, Duart) initialization */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 351 | #define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */ |
| 352 | #define CONFIG_SYS_EBC_PB2CR CAN_BA | 0x18000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 353 | |
| 354 | /* Memory Bank 3 (CompactFlash IDE, FPGA internal) initialization */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 355 | #define CONFIG_SYS_EBC_PB3AP 0x010059C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */ |
| 356 | #define CONFIG_SYS_EBC_PB3CR CF_BA | 0x1A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 357 | |
| 358 | /* Memory Bank 4 (PCMCIA Slot 1) initialization */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 359 | #define CONFIG_SYS_EBC_PB4AP 0x050007C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */ |
| 360 | #define CONFIG_SYS_EBC_PB4CR PCMCIA1_BA | 0xFA000 /*BAS=0x200,BS=128MB,BU=R/W,BW=16bit*/ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 361 | |
| 362 | /* Memory Bank 5 (Epson VGA) initialization */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 363 | #define CONFIG_SYS_EBC_PB5AP 0x03805380 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=0 */ |
| 364 | #define CONFIG_SYS_EBC_PB5CR VGA_BA | 0x5A000 /* BAS=0xF10,BS=4MB,BU=R/W,BW=16bit */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 365 | |
| 366 | /* Memory Bank 6 (PCMCIA Slot 2) initialization */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 367 | #define CONFIG_SYS_EBC_PB6AP 0x050007C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */ |
| 368 | #define CONFIG_SYS_EBC_PB6CR PCMCIA2_BA | 0xFA000 /*BAS=0x280,BS=128MB,BU=R/W,BW=16bit*/ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 369 | |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 370 | /* |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 371 | * FPGA stuff |
| 372 | */ |
| 373 | |
| 374 | /* FPGA internal regs */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 375 | #define CONFIG_SYS_FPGA_CTRL 0x008 |
| 376 | #define CONFIG_SYS_FPGA_CTRL2 0x00a |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 377 | |
| 378 | /* FPGA Control Reg */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 379 | #define CONFIG_SYS_FPGA_CTRL_CF_RESET 0x0001 |
| 380 | #define CONFIG_SYS_FPGA_CTRL_WDI 0x0002 |
| 381 | #define CONFIG_SYS_FPGA_CTRL_PS2_RESET 0x0020 |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 382 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 383 | #define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */ |
| 384 | #define CONFIG_SYS_FPGA_MAX_SIZE 80*1024 /* 80kByte is enough for XC2S50 */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 385 | |
| 386 | /* FPGA program pin configuration */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 387 | #define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */ |
| 388 | #define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */ |
| 389 | #define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */ |
| 390 | #define CONFIG_SYS_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */ |
| 391 | #define CONFIG_SYS_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 392 | |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 393 | /* |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 394 | * LCD Setup |
| 395 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 396 | #define CONFIG_SYS_LCD_BIG_MEM (VGA_BA + 0x200000) /* S1D13806 Mem Base */ |
| 397 | #define CONFIG_SYS_LCD_BIG_REG VGA_BA /* S1D13806 Reg Base */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 398 | |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 399 | #define CONFIG_LCD_BIG 2 /* Epson S1D13806 used */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 400 | |
| 401 | /* Image information... */ |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 402 | #define CONFIG_LCD_USED CONFIG_LCD_BIG |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 403 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 404 | #define CONFIG_SYS_LCD_MEM CONFIG_SYS_LCD_BIG_MEM |
| 405 | #define CONFIG_SYS_LCD_REG CONFIG_SYS_LCD_BIG_REG |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 406 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 407 | #define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (1 << 20) |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 408 | |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 409 | /* |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 410 | * Definitions for initial stack pointer and data area (in data cache) |
| 411 | */ |
| 412 | |
| 413 | /* use on chip memory ( OCM ) for temperary stack until sdram is tested */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 414 | #define CONFIG_SYS_TEMP_STACK_OCM 1 |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 415 | |
| 416 | /* On Chip Memory location */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 417 | #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000 |
| 418 | #define CONFIG_SYS_OCM_DATA_SIZE 0x1000 |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 419 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 420 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */ |
| 421 | #define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_OCM_DATA_SIZE /* End of used area in RAM */ |
| 422 | #define CONFIG_SYS_GBL_DATA_SIZE 128 /* reserved bytes for initial data */ |
| 423 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) |
Matthias Fuchs | 8e048c4 | 2008-04-25 12:01:39 +0200 | [diff] [blame] | 424 | /* reserve some memory for BOOT limit info */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 425 | #define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 16) |
Matthias Fuchs | 8e048c4 | 2008-04-25 12:01:39 +0200 | [diff] [blame] | 426 | |
| 427 | #ifdef CONFIG_BOOTCOUNT_LIMIT /* reserve 2 word for bootcount limit */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 428 | #define CONFIG_SYS_BOOTCOUNT_ADDR (CONFIG_SYS_GBL_DATA_OFFSET - 8) |
Matthias Fuchs | 8e048c4 | 2008-04-25 12:01:39 +0200 | [diff] [blame] | 429 | #endif |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 430 | |
| 431 | /* |
| 432 | * Internal Definitions |
| 433 | * |
| 434 | * Boot Flags |
| 435 | */ |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 436 | #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ |
| 437 | #define BOOTFLAG_WARM 0x02 /* Software reboot */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 438 | |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 439 | /* |
| 440 | * PCI OHCI controller |
| 441 | */ |
| 442 | #define CONFIG_USB_OHCI_NEW 1 |
| 443 | #define CONFIG_PCI_OHCI 1 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 444 | #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1 |
| 445 | #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15 |
| 446 | #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci" |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 447 | #define CONFIG_USB_STORAGE 1 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 448 | #define CONFIG_SYS_USB_OHCI_BOARD_INIT 1 |
Matthias Fuchs | 1c68667 | 2008-04-21 14:42:17 +0200 | [diff] [blame] | 449 | |
| 450 | #endif /* __CONFIG_H */ |