blob: 20849bc685b8a6f0381a071874cce59b3af64291 [file] [log] [blame]
stroesea20b27a2004-12-16 18:05:42 +00001/*
Matthias Fuchs1c686672008-04-21 14:42:17 +02002 * (C) Copyright 2005-2008
3 * Matthias Fuchs, esd gmbh germany, matthias.fuchs@esd-electronics.com
4 *
stroesea20b27a2004-12-16 18:05:42 +00005 * (C) Copyright 2001-2004
6 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27/*
28 * board/config.h - configuration options, board specific
29 */
stroesea20b27a2004-12-16 18:05:42 +000030#ifndef __CONFIG_H
31#define __CONFIG_H
32
33/*
34 * High Level Configuration Options
35 * (easy to change)
36 */
stroesea20b27a2004-12-16 18:05:42 +000037#define CONFIG_405GP 1 /* This is a PPC405 CPU */
38#define CONFIG_4xx 1 /* ...member of PPC4xx family */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020039#define CONFIG_APCG405 1 /* ...on a APC405 board */
stroesea20b27a2004-12-16 18:05:42 +000040
41#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
Matthias Fuchs1c686672008-04-21 14:42:17 +020042#define CONFIG_BOARD_EARLY_INIT_R 1
stroesea20b27a2004-12-16 18:05:42 +000043#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
44
45#define CONFIG_SYS_CLK_FREQ 33333400 /* external frequency to pll */
46
stroese04e93ec2005-04-13 10:06:07 +000047#define CONFIG_BOARD_TYPES 1 /* support board types */
48
Matthias Fuchs1c686672008-04-21 14:42:17 +020049#define CONFIG_BAUDRATE 115200
50#define CONFIG_BOOTDELAY 1 /* autoboot after 3 seconds */
Matthias Fuchs8e048c42008-04-25 12:01:39 +020051#define CONFIG_BOOTCOUNT_LIMIT 1
stroesea20b27a2004-12-16 18:05:42 +000052
53#undef CONFIG_BOOTARGS
Matthias Fuchs1c686672008-04-21 14:42:17 +020054
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020055#define CONFIG_SYS_USB_LOAD_COMMAND "fatload usb 0 200000 pImage;" \
Matthias Fuchs1c686672008-04-21 14:42:17 +020056 "fatload usb 0 300000 pImage.initrd"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020057#define CONFIG_SYS_USB_SELF_COMMAND "usb start;run usb_load;usb stop;" \
Matthias Fuchs1c686672008-04-21 14:42:17 +020058 "run ramargs addip addcon usbargs;" \
59 "bootm 200000 300000"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020060#define CONFIG_SYS_USB_ARGS "setenv bootargs $(bootargs) usbboot=1"
61#define CONFIG_SYS_BOOTLIMIT "3"
62#define CONFIG_SYS_ALT_BOOTCOMMAND "run usb_self;reset"
Matthias Fuchs1c686672008-04-21 14:42:17 +020063
64#define CONFIG_EXTRA_ENV_SETTINGS \
Stefan Roeseb789cb42008-04-22 14:06:42 +020065 "hostname=abg405\0" \
66 "bd_type=abg405\0" \
Matthias Fuchs1c686672008-04-21 14:42:17 +020067 "serial#=AA0000\0" \
Stefan Roeseb789cb42008-04-22 14:06:42 +020068 "kernel_addr=fe000000\0" \
69 "ramdisk_addr=fe100000\0" \
70 "ramargs=setenv bootargs root=/dev/ram rw\0" \
71 "nfsargs=setenv bootargs root=/dev/nfs rw " \
72 "nfsroot=$(serverip):$(rootpath)\0" \
73 "addip=setenv bootargs $(bootargs) " \
74 "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
75 ":$(hostname)::off panic=1\0" \
76 "addcon=setenv bootargs $(bootargs) console=ttyS0,$(baudrate)" \
77 " $(optargs)\0" \
78 "flash_self=run ramargs addip addcon;" \
79 "bootm $(kernel_addr) $(ramdisk_addr)\0" \
80 "net_nfs=tftp 200000 $(img);run nfsargs addip addcon;" \
81 "bootm\0" \
82 "rootpath=/tftpboot/abg405/target_root\0" \
83 "img=/tftpboot/abg405/pImage\0" \
84 "load=tftp 100000 /tftpboot/abg405/u-boot.bin\0" \
85 "update=protect off fff80000 ffffffff;era fff80000 ffffffff;" \
86 "cp.b 100000 fff80000 80000\0" \
87 "ipaddr=10.0.111.111\0" \
88 "netmask=255.255.0.0\0" \
89 "serverip=10.0.0.190\0" \
90 "splashimage=ffe80000\0" \
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020091 "usb_load="CONFIG_SYS_USB_LOAD_COMMAND"\0" \
92 "usb_self="CONFIG_SYS_USB_SELF_COMMAND"\0" \
93 "usbargs="CONFIG_SYS_USB_ARGS"\0" \
94 "bootlimit="CONFIG_SYS_BOOTLIMIT"\0" \
95 "altbootcmd="CONFIG_SYS_ALT_BOOTCOMMAND"\0" \
Stefan Roeseb789cb42008-04-22 14:06:42 +020096 ""
Matthias Fuchs8e048c42008-04-25 12:01:39 +020097#define CONFIG_BOOTCOMMAND "run flash_self;reset"
Matthias Fuchs1c686672008-04-21 14:42:17 +020098
99#define CONFIG_ETHADDR 00:02:27:8e:00:00
stroesea20b27a2004-12-16 18:05:42 +0000100
101#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200102#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
stroesea20b27a2004-12-16 18:05:42 +0000103
Matthias Fuchs1c686672008-04-21 14:42:17 +0200104#define CONFIG_NET_MULTI 1
105#undef CONFIG_HAS_ETH1
106
stroesea20b27a2004-12-16 18:05:42 +0000107#define CONFIG_MII 1 /* MII PHY management */
Matthias Fuchs1c686672008-04-21 14:42:17 +0200108#define CONFIG_PHY_ADDR 0 /* PHY address */
109#define CONFIG_LXT971_NO_SLEEP 1
110#define CONFIG_RESET_PHY_R 1 /* use reset_phy() */
stroesea20b27a2004-12-16 18:05:42 +0000111
112#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ /* 66 MHz OPB clock*/
113
Jon Loeliger498ff9a2007-07-05 19:13:52 -0500114/*
Jon Loeliger11799432007-07-10 09:02:57 -0500115 * BOOTP options
116 */
117#define CONFIG_BOOTP_BOOTFILESIZE
118#define CONFIG_BOOTP_BOOTPATH
119#define CONFIG_BOOTP_GATEWAY
120#define CONFIG_BOOTP_HOSTNAME
121
Jon Loeliger11799432007-07-10 09:02:57 -0500122/*
Jon Loeliger498ff9a2007-07-05 19:13:52 -0500123 * Command line configuration.
124 */
125#include <config_cmd_default.h>
126
Jon Loeliger498ff9a2007-07-05 19:13:52 -0500127#define CONFIG_CMD_DATE
Wolfgang Denk74de7ae2009-04-01 23:34:12 +0200128#define CONFIG_CMD_DHCP
Wolfgang Denk5728be32007-08-06 01:01:49 +0200129#define CONFIG_CMD_EEPROM
Wolfgang Denk74de7ae2009-04-01 23:34:12 +0200130#define CONFIG_CMD_ELF
131#define CONFIG_CMD_FAT
132#define CONFIG_CMD_I2C
133#define CONFIG_CMD_IDE
134#define CONFIG_CMD_IRQ
135#define CONFIG_CMD_MII
136#define CONFIG_CMD_PCI
137#define CONFIG_CMD_PING
138#define CONFIG_CMD_SOURCE
Matthias Fuchs1c686672008-04-21 14:42:17 +0200139#define CONFIG_CMD_USB
stroesea20b27a2004-12-16 18:05:42 +0000140
141#define CONFIG_MAC_PARTITION
142#define CONFIG_DOS_PARTITION
143
144#define CONFIG_SUPPORT_VFAT
145
Matthias Fuchs1c686672008-04-21 14:42:17 +0200146#define CONFIG_AUTO_UPDATE 1 /* autoupdate via CF or USB */
stroesea20b27a2004-12-16 18:05:42 +0000147
Matthias Fuchs1c686672008-04-21 14:42:17 +0200148#undef CONFIG_WATCHDOG /* watchdog disabled */
stroesea20b27a2004-12-16 18:05:42 +0000149
Matthias Fuchs1c686672008-04-21 14:42:17 +0200150#define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200151#define CONFIG_SYS_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
Matthias Fuchs1c686672008-04-21 14:42:17 +0200152
153#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
stroesea20b27a2004-12-16 18:05:42 +0000154
155/*
156 * Miscellaneous configurable options
157 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200158#define CONFIG_SYS_LONGHELP /* undef to save memory */
159#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Matthias Fuchs1c686672008-04-21 14:42:17 +0200160#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
stroesea20b27a2004-12-16 18:05:42 +0000161
Jon Loeliger498ff9a2007-07-05 19:13:52 -0500162#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200163#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
stroesea20b27a2004-12-16 18:05:42 +0000164#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200165#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
stroesea20b27a2004-12-16 18:05:42 +0000166#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200167#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
168#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
169#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
stroesea20b27a2004-12-16 18:05:42 +0000170
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200171#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
stroesea20b27a2004-12-16 18:05:42 +0000172
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
stroesea20b27a2004-12-16 18:05:42 +0000174
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
176#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
stroesea20b27a2004-12-16 18:05:42 +0000177
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200178#define CONFIG_SYS_EXT_SERIAL_CLOCK 14745600 /* use external serial clock */
stroesea20b27a2004-12-16 18:05:42 +0000179
180/* The following table includes the supported baudrates */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200181#define CONFIG_SYS_BAUDRATE_TABLE \
Matthias Fuchs1c686672008-04-21 14:42:17 +0200182 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
wdenkefe2a4d2004-12-16 21:44:03 +0000183 57600, 115200, 230400, 460800, 921600 }
stroesea20b27a2004-12-16 18:05:42 +0000184
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
186#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
stroesea20b27a2004-12-16 18:05:42 +0000187
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200188#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
stroesea20b27a2004-12-16 18:05:42 +0000189
190#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
191
192/* Only interrupt boot if space is pressed */
193/* If a long serial cable is connected but */
194/* other end is dead, garbage will be read */
Matthias Fuchs1c686672008-04-21 14:42:17 +0200195#define CONFIG_AUTOBOOT_KEYED 1
Wolfgang Denkc37207d2008-07-16 16:38:59 +0200196#define CONFIG_AUTOBOOT_PROMPT \
197 "Press SPACE to abort autoboot in %d seconds\n", bootdelay
Matthias Fuchs1c686672008-04-21 14:42:17 +0200198#undef CONFIG_AUTOBOOT_DELAY_STR
stroesea20b27a2004-12-16 18:05:42 +0000199#define CONFIG_AUTOBOOT_STOP_STR " "
200
Matthias Fuchs1c686672008-04-21 14:42:17 +0200201#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
stroesea20b27a2004-12-16 18:05:42 +0000202
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200203#define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
stroesea20b27a2004-12-16 18:05:42 +0000204
Matthias Fuchs1c686672008-04-21 14:42:17 +0200205/*
stroesea20b27a2004-12-16 18:05:42 +0000206 * PCI stuff
stroesea20b27a2004-12-16 18:05:42 +0000207 */
Matthias Fuchs1c686672008-04-21 14:42:17 +0200208#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
209#define PCI_HOST_FORCE 1 /* configure as pci host */
210#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
stroesea20b27a2004-12-16 18:05:42 +0000211
Matthias Fuchs1c686672008-04-21 14:42:17 +0200212#define CONFIG_PCI /* include pci support */
213#define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
stroesea20b27a2004-12-16 18:05:42 +0000214#define CONFIG_PCI_PNP /* do pci plug-and-play */
wdenkefe2a4d2004-12-16 21:44:03 +0000215 /* resource configuration */
stroesea20b27a2004-12-16 18:05:42 +0000216
Matthias Fuchs1c686672008-04-21 14:42:17 +0200217#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
218#define CONFIG_PCI_SKIP_HOST_BRIDGE 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200219#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
220#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
221#define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
222#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
223#define CONFIG_SYS_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
224#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
225#define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
226#define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
227#define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
stroesea20b27a2004-12-16 18:05:42 +0000228
Matthias Fuchs1c686672008-04-21 14:42:17 +0200229/*
stroesea20b27a2004-12-16 18:05:42 +0000230 * IDE/ATA stuff
stroesea20b27a2004-12-16 18:05:42 +0000231 */
Matthias Fuchs1c686672008-04-21 14:42:17 +0200232#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
233#undef CONFIG_IDE_LED /* no led for ide supported */
234#define CONFIG_IDE_RESET 1 /* reset for ide supported */
stroesea20b27a2004-12-16 18:05:42 +0000235
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200236#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE busses */
237#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS) /* max. 1 drives per IDE bus */
stroesea20b27a2004-12-16 18:05:42 +0000238
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200239#define CONFIG_SYS_ATA_BASE_ADDR 0xF0100000
240#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
stroesea20b27a2004-12-16 18:05:42 +0000241
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200242#define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
243#define CONFIG_SYS_ATA_REG_OFFSET 0x0000 /* Offset for normal register access */
244#define CONFIG_SYS_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */
stroesea20b27a2004-12-16 18:05:42 +0000245
Matthias Fuchs1c686672008-04-21 14:42:17 +0200246/*
stroesea20b27a2004-12-16 18:05:42 +0000247 * Start addresses for the final memory configuration
248 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200249 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
stroesea20b27a2004-12-16 18:05:42 +0000250 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200251#define CONFIG_SYS_SDRAM_BASE 0x00000000
252#define CONFIG_SYS_MONITOR_BASE 0xFFF80000
253#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */
254#define CONFIG_SYS_MALLOC_LEN (2*1024*1024) /* Reserve 2MB for malloc() */
stroesea20b27a2004-12-16 18:05:42 +0000255
256/*
257 * For booting Linux, the board info and command line data
258 * have to be in the first 8 MB of memory, since this is
259 * the maximum mapped by the Linux kernel during initialization.
260 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200261#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Init. Memory map for Linux */
stroesea20b27a2004-12-16 18:05:42 +0000262
Matthias Fuchs1c686672008-04-21 14:42:17 +0200263/*
stroesea20b27a2004-12-16 18:05:42 +0000264 * FLASH organization
265 */
Matthias Fuchs1c686672008-04-21 14:42:17 +0200266#ifndef __ASSEMBLY__
267extern int flash_banks;
268#endif
stroesea20b27a2004-12-16 18:05:42 +0000269
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200270#define CONFIG_SYS_FLASH_BASE 0xFE000000
271#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200272#define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200273#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */
274#define CONFIG_SYS_MAX_FLASH_BANKS flash_banks /* max num of flash banks */
Matthias Fuchs1c686672008-04-21 14:42:17 +0200275 /* updated in board_early_init_r */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200276#define CONFIG_SYS_MAX_FLASH_BANKS_DETECT 2
277#define CONFIG_SYS_FLASH_QUIET_TEST 1
278#define CONFIG_SYS_FLASH_INCREMENT 0x01000000
279#define CONFIG_SYS_FLASH_PROTECTION 1 /* use hardware protection */
280#define CONFIG_SYS_FLASH_AUTOPROTECT_LIST { \
Matthias Fuchs1c686672008-04-21 14:42:17 +0200281 {0xfe000000, 0x500000}, \
282 {0xffe80000, 0x180000} \
283 }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200284#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
285#define CONFIG_SYS_FLASH_BANKS_LIST { \
286 CONFIG_SYS_FLASH_BASE, \
287 CONFIG_SYS_FLASH_BASE + CONFIG_SYS_FLASH_INCREMENT \
Matthias Fuchs1c686672008-04-21 14:42:17 +0200288 }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200289#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
stroesea20b27a2004-12-16 18:05:42 +0000290
Matthias Fuchs1c686672008-04-21 14:42:17 +0200291/*
stroesea20b27a2004-12-16 18:05:42 +0000292 * Environment Variable setup
293 */
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200294#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200295#define CONFIG_ENV_OFFSET 0x000 /* environment starts at the */
Matthias Fuchs1c686672008-04-21 14:42:17 +0200296 /* beginning of the EEPROM */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200297#define CONFIG_ENV_SIZE 0x800 /* 2048 bytes may be used for env vars*/
Matthias Fuchs1c686672008-04-21 14:42:17 +0200298#define CONFIG_ENV_OVERWRITE 1 /* allow overwriting vendor vars */
stroesea20b27a2004-12-16 18:05:42 +0000299
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200300#define CONFIG_SYS_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
301#define CONFIG_SYS_NVRAM_SIZE 242 /* NVRAM size */
stroesea20b27a2004-12-16 18:05:42 +0000302
Matthias Fuchs1c686672008-04-21 14:42:17 +0200303/*
stroesea20b27a2004-12-16 18:05:42 +0000304 * I2C EEPROM (CAT24WC16) for environment
305 */
306#define CONFIG_HARD_I2C /* I2c with hardware support */
Stefan Roesed3061c62010-04-28 11:09:59 +0200307#define CONFIG_PPC4XX_I2C /* use PPC4xx driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200308#define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed and slave address */
309#define CONFIG_SYS_I2C_SLAVE 0x7F
stroesea20b27a2004-12-16 18:05:42 +0000310
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200311#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
312#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
Matthias Fuchs1c686672008-04-21 14:42:17 +0200313/* mask of address bits that overflow into the "EEPROM chip address" */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200314#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
315#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
stroesea20b27a2004-12-16 18:05:42 +0000316 /* 16 byte page write mode using*/
Matthias Fuchs1c686672008-04-21 14:42:17 +0200317 /* last 4 bits of the address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200318#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
stroesea20b27a2004-12-16 18:05:42 +0000319
Matthias Fuchs1c686672008-04-21 14:42:17 +0200320/*
stroesea20b27a2004-12-16 18:05:42 +0000321 * External Bus Controller (EBC) Setup
322 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200323#define FLASH0_BA (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_FLASH_INCREMENT) /* FLASH 0 BA */
324#define FLASH1_BA CONFIG_SYS_FLASH_BASE /* FLASH 1 Base Address */
Matthias Fuchs1c686672008-04-21 14:42:17 +0200325#define CAN_BA 0xF0000000 /* CAN Base Address */
326#define DUART0_BA 0xF0000400 /* DUART Base Address */
327#define DUART1_BA 0xF0000408 /* DUART Base Address */
328#define RTC_BA 0xF0000500 /* RTC Base Address */
329#define PS2_BA 0xF0000600 /* PS/2 Base Address */
330#define CF_BA 0xF0100000 /* CompactFlash Base Address */
331#define FPGA_BA 0xF0100100 /* FPGA internal Base Address */
332#define FUJI_BA 0xF0100200 /* Fuji internal Base Address */
333#define PCMCIA1_BA 0x20000000 /* PCMCIA Slot 1 Base Address */
334#define PCMCIA2_BA 0x28000000 /* PCMCIA Slot 2 Base Address */
335#define VGA_BA 0xF1000000 /* Epson VGA Base Address */
stroesea20b27a2004-12-16 18:05:42 +0000336
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200337#define CONFIG_SYS_FPGA_BASE_ADDR FPGA_BA /* FPGA internal Base Address */
stroesea20b27a2004-12-16 18:05:42 +0000338
Matthias Fuchs1c686672008-04-21 14:42:17 +0200339/* Memory Bank 0 (Flash Bank 0) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200340#define CONFIG_SYS_EBC_PB0AP 0x92015480
341#define CONFIG_SYS_EBC_PB0CR FLASH0_BA | 0x9A000 /* BAS=0xFF0,BS=16MB,BU=R/W,BW=16bit*/
342#define CONFIG_SYS_EBC_PB0AP_HWREV8 CONFIG_SYS_EBC_PB0AP
343#define CONFIG_SYS_EBC_PB0CR_HWREV8 FLASH1_BA | 0xBA000 /* BS=32MB */
stroesea20b27a2004-12-16 18:05:42 +0000344
Matthias Fuchs1c686672008-04-21 14:42:17 +0200345/* Memory Bank 1 (Flash Bank 1) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200346#define CONFIG_SYS_EBC_PB1AP 0x92015480
347#define CONFIG_SYS_EBC_PB1CR FLASH1_BA | 0x9A000 /* BAS=0xFE0,BS=16MB,BU=R/W,BW=16bit*/
stroesea20b27a2004-12-16 18:05:42 +0000348
349/* Memory Bank 2 (CAN0, 1, RTC, Duart) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200350#define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
351#define CONFIG_SYS_EBC_PB2CR CAN_BA | 0x18000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
stroesea20b27a2004-12-16 18:05:42 +0000352
353/* Memory Bank 3 (CompactFlash IDE, FPGA internal) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200354#define CONFIG_SYS_EBC_PB3AP 0x010059C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
355#define CONFIG_SYS_EBC_PB3CR CF_BA | 0x1A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
stroesea20b27a2004-12-16 18:05:42 +0000356
357/* Memory Bank 4 (PCMCIA Slot 1) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200358#define CONFIG_SYS_EBC_PB4AP 0x050007C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
359#define CONFIG_SYS_EBC_PB4CR PCMCIA1_BA | 0xFA000 /*BAS=0x200,BS=128MB,BU=R/W,BW=16bit*/
stroesea20b27a2004-12-16 18:05:42 +0000360
361/* Memory Bank 5 (Epson VGA) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200362#define CONFIG_SYS_EBC_PB5AP 0x03805380 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=0 */
363#define CONFIG_SYS_EBC_PB5CR VGA_BA | 0x5A000 /* BAS=0xF10,BS=4MB,BU=R/W,BW=16bit */
stroesea20b27a2004-12-16 18:05:42 +0000364
365/* Memory Bank 6 (PCMCIA Slot 2) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200366#define CONFIG_SYS_EBC_PB6AP 0x050007C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
367#define CONFIG_SYS_EBC_PB6CR PCMCIA2_BA | 0xFA000 /*BAS=0x280,BS=128MB,BU=R/W,BW=16bit*/
stroesea20b27a2004-12-16 18:05:42 +0000368
Matthias Fuchs1c686672008-04-21 14:42:17 +0200369/*
stroesea20b27a2004-12-16 18:05:42 +0000370 * FPGA stuff
371 */
372
373/* FPGA internal regs */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200374#define CONFIG_SYS_FPGA_CTRL 0x008
375#define CONFIG_SYS_FPGA_CTRL2 0x00a
stroesea20b27a2004-12-16 18:05:42 +0000376
377/* FPGA Control Reg */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200378#define CONFIG_SYS_FPGA_CTRL_CF_RESET 0x0001
379#define CONFIG_SYS_FPGA_CTRL_WDI 0x0002
380#define CONFIG_SYS_FPGA_CTRL_PS2_RESET 0x0020
stroesea20b27a2004-12-16 18:05:42 +0000381
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200382#define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
383#define CONFIG_SYS_FPGA_MAX_SIZE 80*1024 /* 80kByte is enough for XC2S50 */
stroesea20b27a2004-12-16 18:05:42 +0000384
385/* FPGA program pin configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200386#define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
387#define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
388#define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
389#define CONFIG_SYS_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
390#define CONFIG_SYS_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
stroesea20b27a2004-12-16 18:05:42 +0000391
Matthias Fuchs1c686672008-04-21 14:42:17 +0200392/*
stroesea20b27a2004-12-16 18:05:42 +0000393 * LCD Setup
394 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200395#define CONFIG_SYS_LCD_BIG_MEM (VGA_BA + 0x200000) /* S1D13806 Mem Base */
396#define CONFIG_SYS_LCD_BIG_REG VGA_BA /* S1D13806 Reg Base */
stroesea20b27a2004-12-16 18:05:42 +0000397
Matthias Fuchs1c686672008-04-21 14:42:17 +0200398#define CONFIG_LCD_BIG 2 /* Epson S1D13806 used */
stroesea20b27a2004-12-16 18:05:42 +0000399
400/* Image information... */
Matthias Fuchs1c686672008-04-21 14:42:17 +0200401#define CONFIG_LCD_USED CONFIG_LCD_BIG
stroesea20b27a2004-12-16 18:05:42 +0000402
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200403#define CONFIG_SYS_LCD_MEM CONFIG_SYS_LCD_BIG_MEM
404#define CONFIG_SYS_LCD_REG CONFIG_SYS_LCD_BIG_REG
stroesea20b27a2004-12-16 18:05:42 +0000405
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200406#define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (1 << 20)
stroesea20b27a2004-12-16 18:05:42 +0000407
Matthias Fuchs1c686672008-04-21 14:42:17 +0200408/*
stroesea20b27a2004-12-16 18:05:42 +0000409 * Definitions for initial stack pointer and data area (in data cache)
410 */
411
412/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200413#define CONFIG_SYS_TEMP_STACK_OCM 1
stroesea20b27a2004-12-16 18:05:42 +0000414
415/* On Chip Memory location */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200416#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
417#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
stroesea20b27a2004-12-16 18:05:42 +0000418
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200419#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
420#define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_OCM_DATA_SIZE /* End of used area in RAM */
421#define CONFIG_SYS_GBL_DATA_SIZE 128 /* reserved bytes for initial data */
422#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
Matthias Fuchs8e048c42008-04-25 12:01:39 +0200423/* reserve some memory for BOOT limit info */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200424#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 16)
Matthias Fuchs8e048c42008-04-25 12:01:39 +0200425
426#ifdef CONFIG_BOOTCOUNT_LIMIT /* reserve 2 word for bootcount limit */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200427#define CONFIG_SYS_BOOTCOUNT_ADDR (CONFIG_SYS_GBL_DATA_OFFSET - 8)
Matthias Fuchs8e048c42008-04-25 12:01:39 +0200428#endif
stroesea20b27a2004-12-16 18:05:42 +0000429
430/*
431 * Internal Definitions
432 *
433 * Boot Flags
434 */
Matthias Fuchs1c686672008-04-21 14:42:17 +0200435#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
436#define BOOTFLAG_WARM 0x02 /* Software reboot */
stroesea20b27a2004-12-16 18:05:42 +0000437
Matthias Fuchs1c686672008-04-21 14:42:17 +0200438/*
439 * PCI OHCI controller
440 */
441#define CONFIG_USB_OHCI_NEW 1
442#define CONFIG_PCI_OHCI 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200443#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
444#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
445#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
Matthias Fuchs1c686672008-04-21 14:42:17 +0200446#define CONFIG_USB_STORAGE 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200447#define CONFIG_SYS_USB_OHCI_BOARD_INIT 1
Matthias Fuchs1c686672008-04-21 14:42:17 +0200448
449#endif /* __CONFIG_H */