blob: 8625e49dae4df84a48f315d582c6c38f196055d0 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Henrik Nordström518ce472012-11-25 12:41:36 +01002/*
Stefan Roeseb70ed302014-06-09 11:36:59 +02003 * sunxi_emac.c -- Allwinner A10 ethernet driver
Henrik Nordström518ce472012-11-25 12:41:36 +01004 *
5 * (C) Copyright 2012, Stefan Roese <sr@denx.de>
Henrik Nordström518ce472012-11-25 12:41:36 +01006 */
7
8#include <common.h>
Jagan Teki0ed8eaf2019-02-28 00:26:50 +05309#include <clk.h>
Hans de Goede939ed1c2015-04-19 11:48:19 +020010#include <dm.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060011#include <log.h>
Simon Glass336d4612020-02-03 07:36:16 -070012#include <dm/device_compat.h>
Simon Glassc05ed002020-05-10 11:40:11 -060013#include <linux/delay.h>
Henrik Nordström518ce472012-11-25 12:41:36 +010014#include <linux/err.h>
Stefan Roeseb70ed302014-06-09 11:36:59 +020015#include <malloc.h>
16#include <miiphy.h>
17#include <net.h>
Henrik Nordström518ce472012-11-25 12:41:36 +010018#include <asm/io.h>
19#include <asm/arch/clock.h>
Henrik Nordström518ce472012-11-25 12:41:36 +010020
21/* EMAC register */
Stefan Roeseb70ed302014-06-09 11:36:59 +020022struct emac_regs {
Henrik Nordström518ce472012-11-25 12:41:36 +010023 u32 ctl; /* 0x00 */
24 u32 tx_mode; /* 0x04 */
25 u32 tx_flow; /* 0x08 */
26 u32 tx_ctl0; /* 0x0c */
27 u32 tx_ctl1; /* 0x10 */
28 u32 tx_ins; /* 0x14 */
29 u32 tx_pl0; /* 0x18 */
30 u32 tx_pl1; /* 0x1c */
31 u32 tx_sta; /* 0x20 */
32 u32 tx_io_data; /* 0x24 */
Stefan Roeseb70ed302014-06-09 11:36:59 +020033 u32 tx_io_data1;/* 0x28 */
Henrik Nordström518ce472012-11-25 12:41:36 +010034 u32 tx_tsvl0; /* 0x2c */
35 u32 tx_tsvh0; /* 0x30 */
36 u32 tx_tsvl1; /* 0x34 */
37 u32 tx_tsvh1; /* 0x38 */
38 u32 rx_ctl; /* 0x3c */
39 u32 rx_hash0; /* 0x40 */
40 u32 rx_hash1; /* 0x44 */
41 u32 rx_sta; /* 0x48 */
42 u32 rx_io_data; /* 0x4c */
43 u32 rx_fbc; /* 0x50 */
44 u32 int_ctl; /* 0x54 */
45 u32 int_sta; /* 0x58 */
46 u32 mac_ctl0; /* 0x5c */
47 u32 mac_ctl1; /* 0x60 */
48 u32 mac_ipgt; /* 0x64 */
49 u32 mac_ipgr; /* 0x68 */
50 u32 mac_clrt; /* 0x6c */
51 u32 mac_maxf; /* 0x70 */
52 u32 mac_supp; /* 0x74 */
53 u32 mac_test; /* 0x78 */
54 u32 mac_mcfg; /* 0x7c */
55 u32 mac_mcmd; /* 0x80 */
56 u32 mac_madr; /* 0x84 */
57 u32 mac_mwtd; /* 0x88 */
58 u32 mac_mrdd; /* 0x8c */
59 u32 mac_mind; /* 0x90 */
60 u32 mac_ssrr; /* 0x94 */
61 u32 mac_a0; /* 0x98 */
62 u32 mac_a1; /* 0x9c */
63};
64
65/* SRAMC register */
66struct sunxi_sramc_regs {
67 u32 ctrl0;
68 u32 ctrl1;
69};
70
71/* 0: Disable 1: Aborted frame enable(default) */
72#define EMAC_TX_AB_M (0x1 << 0)
73/* 0: CPU 1: DMA(default) */
74#define EMAC_TX_TM (0x1 << 1)
75
76#define EMAC_TX_SETUP (0)
77
78/* 0: DRQ asserted 1: DRQ automatically(default) */
79#define EMAC_RX_DRQ_MODE (0x1 << 1)
80/* 0: CPU 1: DMA(default) */
81#define EMAC_RX_TM (0x1 << 2)
82/* 0: Normal(default) 1: Pass all Frames */
83#define EMAC_RX_PA (0x1 << 4)
84/* 0: Normal(default) 1: Pass Control Frames */
85#define EMAC_RX_PCF (0x1 << 5)
86/* 0: Normal(default) 1: Pass Frames with CRC Error */
87#define EMAC_RX_PCRCE (0x1 << 6)
88/* 0: Normal(default) 1: Pass Frames with Length Error */
89#define EMAC_RX_PLE (0x1 << 7)
90/* 0: Normal 1: Pass Frames length out of range(default) */
91#define EMAC_RX_POR (0x1 << 8)
92/* 0: Not accept 1: Accept unicast Packets(default) */
93#define EMAC_RX_UCAD (0x1 << 16)
94/* 0: Normal(default) 1: DA Filtering */
95#define EMAC_RX_DAF (0x1 << 17)
96/* 0: Not accept 1: Accept multicast Packets(default) */
97#define EMAC_RX_MCO (0x1 << 20)
98/* 0: Disable(default) 1: Enable Hash filter */
99#define EMAC_RX_MHF (0x1 << 21)
100/* 0: Not accept 1: Accept Broadcast Packets(default) */
101#define EMAC_RX_BCO (0x1 << 22)
102/* 0: Disable(default) 1: Enable SA Filtering */
103#define EMAC_RX_SAF (0x1 << 24)
104/* 0: Normal(default) 1: Inverse Filtering */
105#define EMAC_RX_SAIF (0x1 << 25)
106
107#define EMAC_RX_SETUP (EMAC_RX_POR | EMAC_RX_UCAD | EMAC_RX_DAF | \
108 EMAC_RX_MCO | EMAC_RX_BCO)
109
110/* 0: Disable 1: Enable Receive Flow Control(default) */
111#define EMAC_MAC_CTL0_RFC (0x1 << 2)
112/* 0: Disable 1: Enable Transmit Flow Control(default) */
113#define EMAC_MAC_CTL0_TFC (0x1 << 3)
114
115#define EMAC_MAC_CTL0_SETUP (EMAC_MAC_CTL0_RFC | EMAC_MAC_CTL0_TFC)
116
117/* 0: Disable 1: Enable MAC Frame Length Checking(default) */
118#define EMAC_MAC_CTL1_FLC (0x1 << 1)
119/* 0: Disable(default) 1: Enable Huge Frame */
120#define EMAC_MAC_CTL1_HF (0x1 << 2)
121/* 0: Disable(default) 1: Enable MAC Delayed CRC */
122#define EMAC_MAC_CTL1_DCRC (0x1 << 3)
123/* 0: Disable 1: Enable MAC CRC(default) */
124#define EMAC_MAC_CTL1_CRC (0x1 << 4)
125/* 0: Disable 1: Enable MAC PAD Short frames(default) */
126#define EMAC_MAC_CTL1_PC (0x1 << 5)
127/* 0: Disable(default) 1: Enable MAC PAD Short frames and append CRC */
128#define EMAC_MAC_CTL1_VC (0x1 << 6)
129/* 0: Disable(default) 1: Enable MAC auto detect Short frames */
130#define EMAC_MAC_CTL1_ADP (0x1 << 7)
131/* 0: Disable(default) 1: Enable */
132#define EMAC_MAC_CTL1_PRE (0x1 << 8)
133/* 0: Disable(default) 1: Enable */
134#define EMAC_MAC_CTL1_LPE (0x1 << 9)
135/* 0: Disable(default) 1: Enable no back off */
136#define EMAC_MAC_CTL1_NB (0x1 << 12)
137/* 0: Disable(default) 1: Enable */
138#define EMAC_MAC_CTL1_BNB (0x1 << 13)
139/* 0: Disable(default) 1: Enable */
140#define EMAC_MAC_CTL1_ED (0x1 << 14)
141
142#define EMAC_MAC_CTL1_SETUP (EMAC_MAC_CTL1_FLC | EMAC_MAC_CTL1_CRC | \
143 EMAC_MAC_CTL1_PC)
144
145#define EMAC_MAC_IPGT 0x15
146
Stefan Roeseb70ed302014-06-09 11:36:59 +0200147#define EMAC_MAC_NBTB_IPG1 0xc
Henrik Nordström518ce472012-11-25 12:41:36 +0100148#define EMAC_MAC_NBTB_IPG2 0x12
149
150#define EMAC_MAC_CW 0x37
Stefan Roeseb70ed302014-06-09 11:36:59 +0200151#define EMAC_MAC_RM 0xf
Henrik Nordström518ce472012-11-25 12:41:36 +0100152
153#define EMAC_MAC_MFL 0x0600
154
155/* Receive status */
Stefan Roeseb70ed302014-06-09 11:36:59 +0200156#define EMAC_CRCERR (0x1 << 4)
157#define EMAC_LENERR (0x3 << 5)
Henrik Nordström518ce472012-11-25 12:41:36 +0100158
Hans de Goeded88c2f12015-04-25 13:46:28 +0200159#define EMAC_RX_BUFSIZE 2000
Henrik Nordström518ce472012-11-25 12:41:36 +0100160
Stefan Roeseb70ed302014-06-09 11:36:59 +0200161struct emac_eth_dev {
Hans de Goede8145dea2015-04-16 21:47:06 +0200162 struct emac_regs *regs;
Jagan Teki0ed8eaf2019-02-28 00:26:50 +0530163 struct clk clk;
Hans de Goede8145dea2015-04-16 21:47:06 +0200164 struct mii_dev *bus;
165 struct phy_device *phydev;
Henrik Nordström518ce472012-11-25 12:41:36 +0100166 int link_printed;
Hans de Goede939ed1c2015-04-19 11:48:19 +0200167#ifdef CONFIG_DM_ETH
168 uchar rx_buf[EMAC_RX_BUFSIZE];
169#endif
Henrik Nordström518ce472012-11-25 12:41:36 +0100170};
171
Stefan Roeseb70ed302014-06-09 11:36:59 +0200172struct emac_rxhdr {
Henrik Nordström518ce472012-11-25 12:41:36 +0100173 s16 rx_len;
174 u16 rx_status;
175};
176
Stefan Roeseb70ed302014-06-09 11:36:59 +0200177static void emac_inblk_32bit(void *reg, void *data, int count)
Henrik Nordström518ce472012-11-25 12:41:36 +0100178{
179 int cnt = (count + 3) >> 2;
180
181 if (cnt) {
182 u32 *buf = data;
183
184 do {
185 u32 x = readl(reg);
186 *buf++ = x;
187 } while (--cnt);
188 }
189}
190
Stefan Roeseb70ed302014-06-09 11:36:59 +0200191static void emac_outblk_32bit(void *reg, void *data, int count)
Henrik Nordström518ce472012-11-25 12:41:36 +0100192{
193 int cnt = (count + 3) >> 2;
194
195 if (cnt) {
196 const u32 *buf = data;
197
198 do {
199 writel(*buf++, reg);
200 } while (--cnt);
201 }
202}
203
Stefan Roeseb70ed302014-06-09 11:36:59 +0200204/* Read a word from phyxcer */
Hans de Goede8145dea2015-04-16 21:47:06 +0200205static int emac_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
Henrik Nordström518ce472012-11-25 12:41:36 +0100206{
Hans de Goede8145dea2015-04-16 21:47:06 +0200207 struct emac_eth_dev *priv = bus->priv;
208 struct emac_regs *regs = priv->regs;
Henrik Nordström518ce472012-11-25 12:41:36 +0100209
210 /* issue the phy address and reg */
211 writel(addr << 8 | reg, &regs->mac_madr);
212
213 /* pull up the phy io line */
214 writel(0x1, &regs->mac_mcmd);
215
216 /* Wait read complete */
217 mdelay(1);
218
219 /* push down the phy io line */
220 writel(0x0, &regs->mac_mcmd);
221
Hans de Goede8145dea2015-04-16 21:47:06 +0200222 /* And read data */
223 return readl(&regs->mac_mrdd);
Henrik Nordström518ce472012-11-25 12:41:36 +0100224}
225
Stefan Roeseb70ed302014-06-09 11:36:59 +0200226/* Write a word to phyxcer */
Hans de Goede8145dea2015-04-16 21:47:06 +0200227static int emac_mdio_write(struct mii_dev *bus, int addr, int devad, int reg,
228 u16 value)
Henrik Nordström518ce472012-11-25 12:41:36 +0100229{
Hans de Goede8145dea2015-04-16 21:47:06 +0200230 struct emac_eth_dev *priv = bus->priv;
231 struct emac_regs *regs = priv->regs;
Henrik Nordström518ce472012-11-25 12:41:36 +0100232
233 /* issue the phy address and reg */
234 writel(addr << 8 | reg, &regs->mac_madr);
235
236 /* pull up the phy io line */
237 writel(0x1, &regs->mac_mcmd);
238
239 /* Wait write complete */
240 mdelay(1);
241
242 /* push down the phy io line */
243 writel(0x0, &regs->mac_mcmd);
244
245 /* and write data */
246 writel(value, &regs->mac_mwtd);
247
248 return 0;
249}
250
Hans de Goede8145dea2015-04-16 21:47:06 +0200251static int sunxi_emac_init_phy(struct emac_eth_dev *priv, void *dev)
Henrik Nordström518ce472012-11-25 12:41:36 +0100252{
Hans de Goede8145dea2015-04-16 21:47:06 +0200253 int ret, mask = 0xffffffff;
254
255#ifdef CONFIG_PHY_ADDR
256 mask = 1 << CONFIG_PHY_ADDR;
257#endif
258
259 priv->bus = mdio_alloc();
260 if (!priv->bus) {
261 printf("Failed to allocate MDIO bus\n");
262 return -ENOMEM;
263 }
264
265 priv->bus->read = emac_mdio_read;
266 priv->bus->write = emac_mdio_write;
267 priv->bus->priv = priv;
268 strcpy(priv->bus->name, "emac");
269
270 ret = mdio_register(priv->bus);
271 if (ret)
272 return ret;
273
Marek Behúne24b58f2022-04-07 00:33:08 +0200274 priv->phydev = phy_find_by_mask(priv->bus, mask);
Hans de Goede8145dea2015-04-16 21:47:06 +0200275 if (!priv->phydev)
276 return -ENODEV;
277
Marek Behúne24b58f2022-04-07 00:33:08 +0200278 phy_connect_dev(priv->phydev, dev, PHY_INTERFACE_MODE_MII);
Hans de Goede8145dea2015-04-16 21:47:06 +0200279 phy_config(priv->phydev);
280
281 return 0;
282}
283
284static void emac_setup(struct emac_eth_dev *priv)
285{
286 struct emac_regs *regs = priv->regs;
Henrik Nordström518ce472012-11-25 12:41:36 +0100287 u32 reg_val;
Henrik Nordström518ce472012-11-25 12:41:36 +0100288
289 /* Set up TX */
290 writel(EMAC_TX_SETUP, &regs->tx_mode);
291
292 /* Set up RX */
293 writel(EMAC_RX_SETUP, &regs->rx_ctl);
294
295 /* Set MAC */
296 /* Set MAC CTL0 */
297 writel(EMAC_MAC_CTL0_SETUP, &regs->mac_ctl0);
298
299 /* Set MAC CTL1 */
Henrik Nordström518ce472012-11-25 12:41:36 +0100300 reg_val = 0;
Hans de Goede8145dea2015-04-16 21:47:06 +0200301 if (priv->phydev->duplex == DUPLEX_FULL)
Henrik Nordström518ce472012-11-25 12:41:36 +0100302 reg_val = (0x1 << 0);
303 writel(EMAC_MAC_CTL1_SETUP | reg_val, &regs->mac_ctl1);
304
305 /* Set up IPGT */
306 writel(EMAC_MAC_IPGT, &regs->mac_ipgt);
307
308 /* Set up IPGR */
309 writel(EMAC_MAC_NBTB_IPG2 | (EMAC_MAC_NBTB_IPG1 << 8), &regs->mac_ipgr);
310
311 /* Set up Collison window */
312 writel(EMAC_MAC_RM | (EMAC_MAC_CW << 8), &regs->mac_clrt);
313
314 /* Set up Max Frame Length */
315 writel(EMAC_MAC_MFL, &regs->mac_maxf);
316}
317
Hans de Goedef9f62d22015-04-18 14:44:38 +0200318static void emac_reset(struct emac_eth_dev *priv)
Henrik Nordström518ce472012-11-25 12:41:36 +0100319{
Hans de Goedef9f62d22015-04-18 14:44:38 +0200320 struct emac_regs *regs = priv->regs;
Henrik Nordström518ce472012-11-25 12:41:36 +0100321
322 debug("resetting device\n");
323
324 /* RESET device */
325 writel(0, &regs->ctl);
326 udelay(200);
327
328 writel(1, &regs->ctl);
329 udelay(200);
330}
331
oliver@schinagl.nlace15202016-11-25 16:38:34 +0100332static int _sunxi_write_hwaddr(struct emac_eth_dev *priv, u8 *enetaddr)
333{
334 struct emac_regs *regs = priv->regs;
335 u32 enetaddr_lo, enetaddr_hi;
336
337 enetaddr_lo = enetaddr[2] | (enetaddr[1] << 8) | (enetaddr[0] << 16);
338 enetaddr_hi = enetaddr[5] | (enetaddr[4] << 8) | (enetaddr[3] << 16);
339
Joe Hershberger6e356862018-05-01 16:33:55 -0500340 writel(enetaddr_hi, &regs->mac_a0);
341 writel(enetaddr_lo, &regs->mac_a1);
oliver@schinagl.nlace15202016-11-25 16:38:34 +0100342
343 return 0;
344}
345
Hans de Goedef9f62d22015-04-18 14:44:38 +0200346static int _sunxi_emac_eth_init(struct emac_eth_dev *priv, u8 *enetaddr)
Henrik Nordström518ce472012-11-25 12:41:36 +0100347{
Hans de Goedef9f62d22015-04-18 14:44:38 +0200348 struct emac_regs *regs = priv->regs;
Hans de Goede8145dea2015-04-16 21:47:06 +0200349 int ret;
Henrik Nordström518ce472012-11-25 12:41:36 +0100350
351 /* Init EMAC */
352
353 /* Flush RX FIFO */
354 setbits_le32(&regs->rx_ctl, 0x8);
355 udelay(1);
356
357 /* Init MAC */
358
359 /* Soft reset MAC */
Stefan Roeseb70ed302014-06-09 11:36:59 +0200360 clrbits_le32(&regs->mac_ctl0, 0x1 << 15);
Henrik Nordström518ce472012-11-25 12:41:36 +0100361
362 /* Clear RX counter */
363 writel(0x0, &regs->rx_fbc);
364 udelay(1);
365
366 /* Set up EMAC */
Hans de Goede8145dea2015-04-16 21:47:06 +0200367 emac_setup(priv);
Henrik Nordström518ce472012-11-25 12:41:36 +0100368
oliver@schinagl.nlace15202016-11-25 16:38:34 +0100369 _sunxi_write_hwaddr(priv, enetaddr);
Henrik Nordström518ce472012-11-25 12:41:36 +0100370
371 mdelay(1);
372
Hans de Goedef9f62d22015-04-18 14:44:38 +0200373 emac_reset(priv);
Henrik Nordström518ce472012-11-25 12:41:36 +0100374
375 /* PHY POWER UP */
Hans de Goede8145dea2015-04-16 21:47:06 +0200376 ret = phy_startup(priv->phydev);
377 if (ret) {
378 printf("Could not initialize PHY %s\n",
379 priv->phydev->dev->name);
380 return ret;
381 }
Henrik Nordström518ce472012-11-25 12:41:36 +0100382
383 /* Print link status only once */
384 if (!priv->link_printed) {
385 printf("ENET Speed is %d Mbps - %s duplex connection\n",
Hans de Goede8145dea2015-04-16 21:47:06 +0200386 priv->phydev->speed,
387 priv->phydev->duplex ? "FULL" : "HALF");
Henrik Nordström518ce472012-11-25 12:41:36 +0100388 priv->link_printed = 1;
389 }
390
391 /* Set EMAC SPEED depend on PHY */
Hans de Goede8145dea2015-04-16 21:47:06 +0200392 if (priv->phydev->speed == SPEED_100)
393 setbits_le32(&regs->mac_supp, 1 << 8);
394 else
395 clrbits_le32(&regs->mac_supp, 1 << 8);
Henrik Nordström518ce472012-11-25 12:41:36 +0100396
397 /* Set duplex depend on phy */
Hans de Goede8145dea2015-04-16 21:47:06 +0200398 if (priv->phydev->duplex == DUPLEX_FULL)
399 setbits_le32(&regs->mac_ctl1, 1 << 0);
400 else
401 clrbits_le32(&regs->mac_ctl1, 1 << 0);
Henrik Nordström518ce472012-11-25 12:41:36 +0100402
403 /* Enable RX/TX */
404 setbits_le32(&regs->ctl, 0x7);
405
406 return 0;
407}
408
Hans de Goedef9f62d22015-04-18 14:44:38 +0200409static int _sunxi_emac_eth_recv(struct emac_eth_dev *priv, void *packet)
Henrik Nordström518ce472012-11-25 12:41:36 +0100410{
Hans de Goedef9f62d22015-04-18 14:44:38 +0200411 struct emac_regs *regs = priv->regs;
Stefan Roeseb70ed302014-06-09 11:36:59 +0200412 struct emac_rxhdr rxhdr;
Henrik Nordström518ce472012-11-25 12:41:36 +0100413 u32 rxcount;
414 u32 reg_val;
415 int rx_len;
416 int rx_status;
417 int good_packet;
418
419 /* Check packet ready or not */
420
Stefan Roeseb70ed302014-06-09 11:36:59 +0200421 /* Race warning: The first packet might arrive with
Henrik Nordström518ce472012-11-25 12:41:36 +0100422 * the interrupts disabled, but the second will fix
423 */
424 rxcount = readl(&regs->rx_fbc);
425 if (!rxcount) {
426 /* Had one stuck? */
427 rxcount = readl(&regs->rx_fbc);
428 if (!rxcount)
Hans de Goedef9f62d22015-04-18 14:44:38 +0200429 return -EAGAIN;
Henrik Nordström518ce472012-11-25 12:41:36 +0100430 }
431
432 reg_val = readl(&regs->rx_io_data);
433 if (reg_val != 0x0143414d) {
434 /* Disable RX */
Stefan Roeseb70ed302014-06-09 11:36:59 +0200435 clrbits_le32(&regs->ctl, 0x1 << 2);
Henrik Nordström518ce472012-11-25 12:41:36 +0100436
437 /* Flush RX FIFO */
Stefan Roeseb70ed302014-06-09 11:36:59 +0200438 setbits_le32(&regs->rx_ctl, 0x1 << 3);
439 while (readl(&regs->rx_ctl) & (0x1 << 3))
Henrik Nordström518ce472012-11-25 12:41:36 +0100440 ;
441
442 /* Enable RX */
Stefan Roeseb70ed302014-06-09 11:36:59 +0200443 setbits_le32(&regs->ctl, 0x1 << 2);
Henrik Nordström518ce472012-11-25 12:41:36 +0100444
Hans de Goedef9f62d22015-04-18 14:44:38 +0200445 return -EAGAIN;
Henrik Nordström518ce472012-11-25 12:41:36 +0100446 }
447
Stefan Roeseb70ed302014-06-09 11:36:59 +0200448 /* A packet ready now
Henrik Nordström518ce472012-11-25 12:41:36 +0100449 * Get status/length
450 */
451 good_packet = 1;
452
Stefan Roeseb70ed302014-06-09 11:36:59 +0200453 emac_inblk_32bit(&regs->rx_io_data, &rxhdr, sizeof(rxhdr));
Henrik Nordström518ce472012-11-25 12:41:36 +0100454
455 rx_len = rxhdr.rx_len;
456 rx_status = rxhdr.rx_status;
457
458 /* Packet Status check */
459 if (rx_len < 0x40) {
460 good_packet = 0;
461 debug("RX: Bad Packet (runt)\n");
462 }
463
464 /* rx_status is identical to RSR register. */
465 if (0 & rx_status & (EMAC_CRCERR | EMAC_LENERR)) {
466 good_packet = 0;
467 if (rx_status & EMAC_CRCERR)
468 printf("crc error\n");
469 if (rx_status & EMAC_LENERR)
470 printf("length error\n");
471 }
472
Stefan Roeseb70ed302014-06-09 11:36:59 +0200473 /* Move data from EMAC */
Henrik Nordström518ce472012-11-25 12:41:36 +0100474 if (good_packet) {
Hans de Goeded88c2f12015-04-25 13:46:28 +0200475 if (rx_len > EMAC_RX_BUFSIZE) {
Henrik Nordström518ce472012-11-25 12:41:36 +0100476 printf("Received packet is too big (len=%d)\n", rx_len);
Hans de Goedef9f62d22015-04-18 14:44:38 +0200477 return -EMSGSIZE;
Henrik Nordström518ce472012-11-25 12:41:36 +0100478 }
Hans de Goedef9f62d22015-04-18 14:44:38 +0200479 emac_inblk_32bit((void *)&regs->rx_io_data, packet, rx_len);
480 return rx_len;
Henrik Nordström518ce472012-11-25 12:41:36 +0100481 }
482
Hans de Goedef9f62d22015-04-18 14:44:38 +0200483 return -EIO; /* Bad packet */
Henrik Nordström518ce472012-11-25 12:41:36 +0100484}
485
Hans de Goedef9f62d22015-04-18 14:44:38 +0200486static int _sunxi_emac_eth_send(struct emac_eth_dev *priv, void *packet,
487 int len)
Henrik Nordström518ce472012-11-25 12:41:36 +0100488{
Hans de Goedef9f62d22015-04-18 14:44:38 +0200489 struct emac_regs *regs = priv->regs;
Henrik Nordström518ce472012-11-25 12:41:36 +0100490
491 /* Select channel 0 */
492 writel(0, &regs->tx_ins);
493
494 /* Write packet */
Stefan Roeseb70ed302014-06-09 11:36:59 +0200495 emac_outblk_32bit((void *)&regs->tx_io_data, packet, len);
Henrik Nordström518ce472012-11-25 12:41:36 +0100496
497 /* Set TX len */
498 writel(len, &regs->tx_pl0);
499
500 /* Start translate from fifo to phy */
501 setbits_le32(&regs->tx_ctl0, 1);
502
503 return 0;
504}
505
Sean Andersone2f74212020-09-15 10:44:59 -0400506static int sunxi_emac_board_setup(struct udevice *dev,
507 struct emac_eth_dev *priv)
Henrik Nordström518ce472012-11-25 12:41:36 +0100508{
Henrik Nordström518ce472012-11-25 12:41:36 +0100509 struct sunxi_sramc_regs *sram =
510 (struct sunxi_sramc_regs *)SUNXI_SRAMC_BASE;
Hans de Goedef9f62d22015-04-18 14:44:38 +0200511 struct emac_regs *regs = priv->regs;
Samuel Holland12bd00a2021-08-28 13:22:41 -0500512 int ret;
Hans de Goedef9f62d22015-04-18 14:44:38 +0200513
514 /* Map SRAM to EMAC */
515 setbits_le32(&sram->ctrl1, 0x5 << 2);
516
Hans de Goedef9f62d22015-04-18 14:44:38 +0200517 /* Set up clock gating */
Jagan Teki0ed8eaf2019-02-28 00:26:50 +0530518 ret = clk_enable(&priv->clk);
519 if (ret) {
520 dev_err(dev, "failed to enable emac clock\n");
521 return ret;
522 }
Hans de Goedef9f62d22015-04-18 14:44:38 +0200523
524 /* Set MII clock */
525 clrsetbits_le32(&regs->mac_mcfg, 0xf << 2, 0xd << 2);
Jagan Teki0ed8eaf2019-02-28 00:26:50 +0530526
527 return 0;
Hans de Goedef9f62d22015-04-18 14:44:38 +0200528}
529
Hans de Goede939ed1c2015-04-19 11:48:19 +0200530static int sunxi_emac_eth_start(struct udevice *dev)
531{
Simon Glassc69cda22020-12-03 16:55:20 -0700532 struct eth_pdata *pdata = dev_get_plat(dev);
Hans de Goede939ed1c2015-04-19 11:48:19 +0200533
Simon Glass0fd3d912020-12-22 19:30:28 -0700534 return _sunxi_emac_eth_init(dev_get_priv(dev), pdata->enetaddr);
Hans de Goede939ed1c2015-04-19 11:48:19 +0200535}
536
537static int sunxi_emac_eth_send(struct udevice *dev, void *packet, int length)
538{
539 struct emac_eth_dev *priv = dev_get_priv(dev);
540
541 return _sunxi_emac_eth_send(priv, packet, length);
542}
543
Simon Glassa1ca92e2015-07-06 16:47:49 -0600544static int sunxi_emac_eth_recv(struct udevice *dev, int flags, uchar **packetp)
Hans de Goede939ed1c2015-04-19 11:48:19 +0200545{
546 struct emac_eth_dev *priv = dev_get_priv(dev);
547 int rx_len;
548
549 rx_len = _sunxi_emac_eth_recv(priv, priv->rx_buf);
550 *packetp = priv->rx_buf;
551
552 return rx_len;
553}
554
555static void sunxi_emac_eth_stop(struct udevice *dev)
556{
557 /* Nothing to do here */
558}
559
560static int sunxi_emac_eth_probe(struct udevice *dev)
561{
Simon Glassc69cda22020-12-03 16:55:20 -0700562 struct eth_pdata *pdata = dev_get_plat(dev);
Hans de Goede939ed1c2015-04-19 11:48:19 +0200563 struct emac_eth_dev *priv = dev_get_priv(dev);
Jagan Teki0ed8eaf2019-02-28 00:26:50 +0530564 int ret;
Hans de Goede939ed1c2015-04-19 11:48:19 +0200565
566 priv->regs = (struct emac_regs *)pdata->iobase;
Jagan Teki0ed8eaf2019-02-28 00:26:50 +0530567
568 ret = clk_get_by_index(dev, 0, &priv->clk);
569 if (ret) {
570 dev_err(dev, "failed to get emac clock\n");
571 return ret;
572 }
573
Sean Andersone2f74212020-09-15 10:44:59 -0400574 ret = sunxi_emac_board_setup(dev, priv);
Jagan Teki0ed8eaf2019-02-28 00:26:50 +0530575 if (ret)
576 return ret;
Hans de Goede939ed1c2015-04-19 11:48:19 +0200577
578 return sunxi_emac_init_phy(priv, dev);
579}
580
581static const struct eth_ops sunxi_emac_eth_ops = {
582 .start = sunxi_emac_eth_start,
583 .send = sunxi_emac_eth_send,
584 .recv = sunxi_emac_eth_recv,
585 .stop = sunxi_emac_eth_stop,
586};
587
Simon Glassd1998a92020-12-03 16:55:21 -0700588static int sunxi_emac_eth_of_to_plat(struct udevice *dev)
Hans de Goede939ed1c2015-04-19 11:48:19 +0200589{
Simon Glassc69cda22020-12-03 16:55:20 -0700590 struct eth_pdata *pdata = dev_get_plat(dev);
Hans de Goede939ed1c2015-04-19 11:48:19 +0200591
Masahiro Yamada25484932020-07-17 14:36:48 +0900592 pdata->iobase = dev_read_addr(dev);
Hans de Goede939ed1c2015-04-19 11:48:19 +0200593
594 return 0;
595}
596
597static const struct udevice_id sunxi_emac_eth_ids[] = {
598 { .compatible = "allwinner,sun4i-a10-emac" },
599 { }
600};
601
602U_BOOT_DRIVER(eth_sunxi_emac) = {
603 .name = "eth_sunxi_emac",
604 .id = UCLASS_ETH,
605 .of_match = sunxi_emac_eth_ids,
Simon Glassd1998a92020-12-03 16:55:21 -0700606 .of_to_plat = sunxi_emac_eth_of_to_plat,
Hans de Goede939ed1c2015-04-19 11:48:19 +0200607 .probe = sunxi_emac_eth_probe,
608 .ops = &sunxi_emac_eth_ops,
Simon Glass41575d82020-12-03 16:55:17 -0700609 .priv_auto = sizeof(struct emac_eth_dev),
Simon Glasscaa4daa2020-12-03 16:55:18 -0700610 .plat_auto = sizeof(struct eth_pdata),
Hans de Goede939ed1c2015-04-19 11:48:19 +0200611};