blob: d47cc5ef3a98dce375ef6e213d15372829ee7479 [file] [log] [blame]
Jon Loeligerdebb7352006-04-26 17:58:56 -05001/*
Jon Loeligercb5965f2006-05-31 12:44:44 -05002 * Copyright 2006 Freescale Semiconductor
3 * Jeff Brown
Jon Loeligerdebb7352006-04-26 17:58:56 -05004 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#include <common.h>
26#include <watchdog.h>
27#include <command.h>
28#include <asm/cache.h>
Becky Brucee34a0e92008-05-08 19:02:51 -050029#include <asm/mmu.h>
Jon Loeligerdebb7352006-04-26 17:58:56 -050030#include <mpc86xx.h>
Andy Fleming75b9d4a2008-08-31 16:33:26 -050031#include <tsec.h>
Becky Bruce4f93f8b2008-01-23 16:31:06 -060032#include <asm/fsl_law.h>
Jon Loeligerdebb7352006-04-26 17:58:56 -050033
Jon Loeligerdebb7352006-04-26 17:58:56 -050034
Peter Tyser4ef630d2009-02-05 11:25:25 -060035/*
36 * Default board reset function
37 */
38static void
39__board_reset(void)
40{
41 /* Do nothing */
42}
Peter Tyserf9a109b2009-04-20 11:08:46 -050043void board_reset(void) __attribute__((weak, alias("__board_reset")));
Peter Tyser4ef630d2009-02-05 11:25:25 -060044
45
Jon Loeligerffff3ae2006-08-22 12:06:18 -050046int
47checkcpu(void)
Jon Loeligerdebb7352006-04-26 17:58:56 -050048{
49 sys_info_t sysinfo;
50 uint pvr, svr;
51 uint ver;
52 uint major, minor;
Peter Tysera1c8a712009-02-06 14:30:40 -060053 char buf1[32], buf2[32];
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020054 volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
Jon Loeliger9553df82007-10-16 15:26:51 -050055 volatile ccsr_gur_t *gur = &immap->im_gur;
Peter Tysera1c8a712009-02-06 14:30:40 -060056 uint msscr0 = mfspr(MSSCR0);
Jon Loeligerdebb7352006-04-26 17:58:56 -050057
58 svr = get_svr();
Andy Fleming1ced1212008-02-06 01:19:40 -060059 ver = SVR_SOC_VER(svr);
Jon Loeligerdebb7352006-04-26 17:58:56 -050060 major = SVR_MAJ(svr);
61 minor = SVR_MIN(svr);
62
Peter Tysera1c8a712009-02-06 14:30:40 -060063 puts("CPU: ");
64
Jon Loeliger5c9efb32006-04-27 10:15:16 -050065 switch (ver) {
Jon Loeligerdebb7352006-04-26 17:58:56 -050066 case SVR_8641:
Jon Loeligerd14ba6a2006-09-14 08:40:36 -050067 puts("8641");
Peter Tysera1c8a712009-02-06 14:30:40 -060068 break;
69 case SVR_8641D:
70 puts("8641D");
71 break;
Jon Loeliger9553df82007-10-16 15:26:51 -050072 case SVR_8610:
73 puts("8610");
74 break;
Jon Loeligerdebb7352006-04-26 17:58:56 -050075 default:
76 puts("Unknown");
77 break;
78 }
79 printf(", Version: %d.%d, (0x%08x)\n", major, minor, svr);
Peter Tysera1c8a712009-02-06 14:30:40 -060080 puts("Core: ");
81
82 pvr = get_pvr();
83 ver = PVR_E600_VER(pvr);
84 major = PVR_E600_MAJ(pvr);
85 minor = PVR_E600_MIN(pvr);
86
87 printf("E600 Core %d", (msscr0 & 0x20) ? 1 : 0 );
88 if (gur->pordevsr & MPC86xx_PORDEVSR_CORE1TE)
89 puts("\n Core1Translation Enabled");
90 debug(" (MSSCR0=%x, PORDEVSR=%x)", msscr0, gur->pordevsr);
91
92 printf(", Version: %d.%d, (0x%08x)\n", major, minor, pvr);
Jon Loeligerdebb7352006-04-26 17:58:56 -050093
94 get_sys_info(&sysinfo);
95
Peter Tysera1c8a712009-02-06 14:30:40 -060096 puts("Clock Configuration:\n");
97 printf(" CPU:%-4s MHz, ", strmhz(buf1, sysinfo.freqProcessor));
98 printf("MPX:%-4s MHz\n", strmhz(buf1, sysinfo.freqSystemBus));
99 printf(" DDR:%-4s MHz (%s MT/s data rate), ",
100 strmhz(buf1, sysinfo.freqSystemBus / 2),
101 strmhz(buf2, sysinfo.freqSystemBus));
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500102
Trent Piephoada591d2008-12-03 15:16:37 -0800103 if (sysinfo.freqLocalBus > LCRR_CLKDIV) {
Peter Tysera1c8a712009-02-06 14:30:40 -0600104 printf("LBC:%-4s MHz\n", strmhz(buf1, sysinfo.freqLocalBus));
Jon Loeligerdebb7352006-04-26 17:58:56 -0500105 } else {
Wolfgang Denka9f3acb2009-01-12 14:50:35 +0100106 printf("LBC: unknown (LCRR[CLKDIV] = 0x%02lx)\n",
Trent Piephoada591d2008-12-03 15:16:37 -0800107 sysinfo.freqLocalBus);
Jon Loeligerdebb7352006-04-26 17:58:56 -0500108 }
109
Peter Tysera1c8a712009-02-06 14:30:40 -0600110 puts("L1: D-cache 32 KB enabled\n");
111 puts(" I-cache 32 KB enabled\n");
112
113 puts("L2: ");
114 if (get_l2cr() & 0x80000000) {
115#if defined(CONFIG_MPC8610)
116 puts("256");
117#elif defined(CONFIG_MPC8641)
118 puts("512");
119#endif
120 puts(" KB enabled\n");
121 } else {
Jon Loeligercb5965f2006-05-31 12:44:44 -0500122 puts("Disabled\n");
Peter Tysera1c8a712009-02-06 14:30:40 -0600123 }
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500124
125 return 0;
Jon Loeligerdebb7352006-04-26 17:58:56 -0500126}
127
128
Jon Loeligerdebb7352006-04-26 17:58:56 -0500129void
Jon Loeliger126aa702006-05-30 17:47:00 -0500130do_reset(cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
Jon Loeligerdebb7352006-04-26 17:58:56 -0500131{
Peter Tyser4ef630d2009-02-05 11:25:25 -0600132 volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
133 volatile ccsr_gur_t *gur = &immap->im_gur;
Jon Loeligerdebb7352006-04-26 17:58:56 -0500134
Peter Tyser4ef630d2009-02-05 11:25:25 -0600135 /* Attempt board-specific reset */
136 board_reset();
Jon Loeligerdebb7352006-04-26 17:58:56 -0500137
Peter Tyser4ef630d2009-02-05 11:25:25 -0600138 /* Next try asserting HRESET_REQ */
139 out_be32(&gur->rstcr, MPC86xx_RSTCR_HRST_REQ);
Jon Loeligerdebb7352006-04-26 17:58:56 -0500140
Peter Tyser4ef630d2009-02-05 11:25:25 -0600141 while (1)
142 ;
Jon Loeligerdebb7352006-04-26 17:58:56 -0500143}
144
145
Jon Loeligerdebb7352006-04-26 17:58:56 -0500146/*
147 * Get timebase clock frequency
148 */
Jon Loeligerffff3ae2006-08-22 12:06:18 -0500149unsigned long
150get_tbclk(void)
Jon Loeligerdebb7352006-04-26 17:58:56 -0500151{
Jon Loeligerffff3ae2006-08-22 12:06:18 -0500152 sys_info_t sys_info;
Jon Loeligerdebb7352006-04-26 17:58:56 -0500153
154 get_sys_info(&sys_info);
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500155 return (sys_info.freqSystemBus + 3L) / 4L;
Jon Loeligerdebb7352006-04-26 17:58:56 -0500156}
157
Jon Loeligerdebb7352006-04-26 17:58:56 -0500158
159#if defined(CONFIG_WATCHDOG)
160void
161watchdog_reset(void)
162{
Jason Jin3473ab72008-05-13 11:50:36 +0800163#if defined(CONFIG_MPC8610)
164 /*
165 * This actually feed the hard enabled watchdog.
166 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200167 volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
Jason Jin3473ab72008-05-13 11:50:36 +0800168 volatile ccsr_wdt_t *wdt = &immap->im_wdt;
169 volatile ccsr_gur_t *gur = &immap->im_gur;
170 u32 tmp = gur->pordevsr;
171
172 if (tmp & 0x4000) {
173 wdt->swsrr = 0x556c;
174 wdt->swsrr = 0xaa39;
175 }
176#endif
Jon Loeligerdebb7352006-04-26 17:58:56 -0500177}
178#endif /* CONFIG_WATCHDOG */
179
Jon Loeligerdebb7352006-04-26 17:58:56 -0500180
181#if defined(CONFIG_DDR_ECC)
Jon Loeligerffff3ae2006-08-22 12:06:18 -0500182void
183dma_init(void)
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500184{
Peter Tyser2f21ce42009-05-21 12:10:00 -0500185 volatile ccsr_dma_t *dma_base = (void *)(CONFIG_SYS_MPC86xx_DMA_ADDR);
Peter Tyserb1f12652009-05-21 12:09:59 -0500186 volatile fsl_dma_t *dma = &dma_base->dma[0];
Jon Loeligerdebb7352006-04-26 17:58:56 -0500187
Peter Tyserb1f12652009-05-21 12:09:59 -0500188 dma->satr = 0x00040000;
189 dma->datr = 0x00040000;
Peter Tyser2f21ce42009-05-21 12:10:00 -0500190 dma->sr = 0xffffffff; /* clear any errors */
Jon Loeligerdebb7352006-04-26 17:58:56 -0500191 asm("sync; isync");
Jon Loeligerdebb7352006-04-26 17:58:56 -0500192}
193
Jon Loeligerffff3ae2006-08-22 12:06:18 -0500194uint
195dma_check(void)
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500196{
Peter Tyser2f21ce42009-05-21 12:10:00 -0500197 volatile ccsr_dma_t *dma_base = (void *)(CONFIG_SYS_MPC86xx_DMA_ADDR);
Peter Tyserb1f12652009-05-21 12:09:59 -0500198 volatile fsl_dma_t *dma = &dma_base->dma[0];
199 volatile uint status = dma->sr;
Jon Loeligerdebb7352006-04-26 17:58:56 -0500200
201 /* While the channel is busy, spin */
Jon Loeligerffff3ae2006-08-22 12:06:18 -0500202 while ((status & 4) == 4) {
Peter Tyserb1f12652009-05-21 12:09:59 -0500203 status = dma->sr;
Jon Loeligerdebb7352006-04-26 17:58:56 -0500204 }
205
Peter Tyser2f21ce42009-05-21 12:10:00 -0500206 /* clear MR[CS] channel start bit */
207 dma->mr &= 0x00000001;
208 asm("sync;isync");
209
Jon Loeligerdebb7352006-04-26 17:58:56 -0500210 if (status != 0) {
Jon Loeligerffff3ae2006-08-22 12:06:18 -0500211 printf("DMA Error: status = %x\n", status);
Jon Loeligerdebb7352006-04-26 17:58:56 -0500212 }
213 return status;
214}
215
Jon Loeligerffff3ae2006-08-22 12:06:18 -0500216int
217dma_xfer(void *dest, uint count, void *src)
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500218{
Peter Tyser2f21ce42009-05-21 12:10:00 -0500219 volatile ccsr_dma_t *dma_base = (void *)(CONFIG_SYS_MPC86xx_DMA_ADDR);
Peter Tyserb1f12652009-05-21 12:09:59 -0500220 volatile fsl_dma_t *dma = &dma_base->dma[0];
Jon Loeligerdebb7352006-04-26 17:58:56 -0500221
Peter Tyserb1f12652009-05-21 12:09:59 -0500222 dma->dar = (uint) dest;
223 dma->sar = (uint) src;
224 dma->bcr = count;
225 dma->mr = 0xf000004;
Jon Loeligerdebb7352006-04-26 17:58:56 -0500226 asm("sync;isync");
Peter Tyserb1f12652009-05-21 12:09:59 -0500227 dma->mr = 0xf000005;
Jon Loeligerdebb7352006-04-26 17:58:56 -0500228 asm("sync;isync");
229 return dma_check();
230}
Jon Loeliger5c9efb32006-04-27 10:15:16 -0500231
Jon Loeligerdebb7352006-04-26 17:58:56 -0500232#endif /* CONFIG_DDR_ECC */
233
234
Becky Bruce4f93f8b2008-01-23 16:31:06 -0600235/*
236 * Print out the state of various machine registers.
Becky Brucee34a0e92008-05-08 19:02:51 -0500237 * Currently prints out LAWs, BR0/OR0, and BATs
Becky Bruce4f93f8b2008-01-23 16:31:06 -0600238 */
239void mpc86xx_reginfo(void)
240{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200241 immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
Becky Bruce4f93f8b2008-01-23 16:31:06 -0600242 ccsr_lbc_t *lbc = &immap->im_lbc;
243
Becky Brucee34a0e92008-05-08 19:02:51 -0500244 print_bats();
Becky Bruce4f93f8b2008-01-23 16:31:06 -0600245 print_laws();
246
247 printf ("Local Bus Controller Registers\n"
248 "\tBR0\t0x%08X\tOR0\t0x%08X \n", in_be32(&lbc->br0), in_be32(&lbc->or0));
249 printf("\tBR1\t0x%08X\tOR1\t0x%08X \n", in_be32(&lbc->br1), in_be32(&lbc->or1));
250 printf("\tBR2\t0x%08X\tOR2\t0x%08X \n", in_be32(&lbc->br2), in_be32(&lbc->or2));
251 printf("\tBR3\t0x%08X\tOR3\t0x%08X \n", in_be32(&lbc->br3), in_be32(&lbc->or3));
252 printf("\tBR4\t0x%08X\tOR4\t0x%08X \n", in_be32(&lbc->br4), in_be32(&lbc->or4));
253 printf("\tBR5\t0x%08X\tOR5\t0x%08X \n", in_be32(&lbc->br5), in_be32(&lbc->or5));
254 printf("\tBR6\t0x%08X\tOR6\t0x%08X \n", in_be32(&lbc->br6), in_be32(&lbc->or6));
255 printf("\tBR7\t0x%08X\tOR7\t0x%08X \n", in_be32(&lbc->br7), in_be32(&lbc->or7));
Jon Loeligerdebb7352006-04-26 17:58:56 -0500256
257}
Ben Warrendd354792008-06-23 22:57:27 -0700258
Andy Fleming75b9d4a2008-08-31 16:33:26 -0500259/*
260 * Initializes on-chip ethernet controllers.
261 * to override, implement board_eth_init()
Ben Warrendd354792008-06-23 22:57:27 -0700262 */
Ben Warrendd354792008-06-23 22:57:27 -0700263int cpu_eth_init(bd_t *bis)
264{
Andy Fleming75b9d4a2008-08-31 16:33:26 -0500265#if defined(CONFIG_TSEC_ENET)
266 tsec_standard_init(bis);
Ben Warrendd354792008-06-23 22:57:27 -0700267#endif
Andy Fleming75b9d4a2008-08-31 16:33:26 -0500268
Ben Warrendd354792008-06-23 22:57:27 -0700269 return 0;
270}