blob: a2aa56bd2dd9b52f260b5e9a5b85cd88184cc07a [file] [log] [blame]
wdenke2211742002-11-02 23:30:20 +00001/*
wdenk414eec32005-04-02 22:37:54 +00002 * (C) Copyright 2001-2005
wdenke2211742002-11-02 23:30:20 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenke2211742002-11-02 23:30:20 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
wdenk56f94be2002-11-05 16:35:14 +000015/* External logbuffer support */
16#define CONFIG_LOGBUFFER
17
wdenke2211742002-11-02 23:30:20 +000018/*
19 * High Level Configuration Options
20 * (easy to change)
21 */
22
23#define CONFIG_MPC823 1 /* This is a MPC823E CPU */
24#define CONFIG_LWMON 1 /* ...on a LWMON board */
25
Wolfgang Denk2ae18242010-10-06 09:05:45 +020026#define CONFIG_SYS_TEXT_BASE 0x40000000
27
wdenke3c9b9f2004-10-24 23:54:40 +000028/* Default Ethernet MAC address */
29#define CONFIG_ETHADDR 00:11:B0:00:00:00
30
31/* The default Ethernet MAC address can be overwritten just once */
32#ifdef CONFIG_ETHADDR
33#define CONFIG_OVERWRITE_ETHADDR_ONCE 1
34#endif
35
Peter Tyser3a8f28d2009-09-16 22:03:07 -050036#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f() */
37#define CONFIG_BOARD_POSTCLK_INIT 1 /* Call board_postclk_init() */
38#define CONFIG_MISC_INIT_R 1 /* Call misc_init_r() */
wdenke2211742002-11-02 23:30:20 +000039
40#define CONFIG_LCD 1 /* use LCD controller ... */
Jeroen Hofstee59155f42013-01-22 10:44:09 +000041#define CONFIG_MPC8XX_LCD
wdenke2211742002-11-02 23:30:20 +000042#define CONFIG_HLD1045 1 /* ... with a HLD1045 display */
43
wdenk88804d12005-07-04 00:03:16 +000044#define CONFIG_LCD_LOGO 1 /* print our logo on the LCD */
45#define CONFIG_LCD_INFO 1 /* ... and some board info */
wdenk4532cb62003-04-27 22:52:51 +000046#define CONFIG_SPLASH_SCREEN /* ... with splashscreen support*/
47
wdenke2211742002-11-02 23:30:20 +000048#define CONFIG_8xx_CONS_SMC2 1 /* Console is on SMC2 */
wdenk281e00a2004-08-01 22:48:16 +000049#define CONFIG_8xx_CONS_SCC2 1 /* Console is on SCC2 */
wdenke2211742002-11-02 23:30:20 +000050
51#define CONFIG_BAUDRATE 115200 /* with watchdog >= 38400 needed */
52
53#define CONFIG_BOOTDELAY 1 /* autoboot after 1 second */
54
55#define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
56
57/* pre-boot commands */
58#define CONFIG_PREBOOT "setenv bootdelay 15"
59
60#undef CONFIG_BOOTARGS
61
62/* POST support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020063#define CONFIG_POST (CONFIG_SYS_POST_CACHE | \
64 CONFIG_SYS_POST_WATCHDOG | \
65 CONFIG_SYS_POST_RTC | \
66 CONFIG_SYS_POST_MEMORY | \
67 CONFIG_SYS_POST_CPU | \
68 CONFIG_SYS_POST_UART | \
69 CONFIG_SYS_POST_ETHER | \
70 CONFIG_SYS_POST_I2C | \
71 CONFIG_SYS_POST_SPI | \
72 CONFIG_SYS_POST_USB | \
73 CONFIG_SYS_POST_SPR | \
74 CONFIG_SYS_POST_SYSMON)
wdenke2211742002-11-02 23:30:20 +000075
wdenk31a64922004-08-28 21:09:14 +000076/*
77 * Keyboard commands:
78 * # = 0x28 = ENTER : enable bootmessages on LCD
79 * 2 = 0x3A+0x3C = F1 + F3 : enable update mode
80 * 3 = 0x3C+0x3F = F3 + F6 : enable test mode
81 */
wdenke3c9b9f2004-10-24 23:54:40 +000082
Wolfgang Denk74de7ae2009-04-01 23:34:12 +020083#define CONFIG_BOOTCOMMAND "source 40040000;saveenv"
wdenke3c9b9f2004-10-24 23:54:40 +000084
85/* "gatewayip=10.8.211.250\0" \ */
wdenkd126bfb2003-04-10 11:18:18 +000086#define CONFIG_EXTRA_ENV_SETTINGS \
87 "kernel_addr=40080000\0" \
88 "ramdisk_addr=40280000\0" \
wdenke3c9b9f2004-10-24 23:54:40 +000089 "netmask=255.255.192.0\0" \
90 "serverip=10.8.2.101\0" \
91 "ipaddr=10.8.57.0\0" \
wdenk31a64922004-08-28 21:09:14 +000092 "magic_keys=#23\0" \
wdenkd126bfb2003-04-10 11:18:18 +000093 "key_magic#=28\0" \
94 "key_cmd#=setenv addfb setenv 'bootargs $bootargs console=tty0'\0" \
wdenk31a64922004-08-28 21:09:14 +000095 "key_magic2=3A+3C\0" \
96 "key_cmd2=echo *** Entering Update Mode ***;" \
97 "if fatload ide 0:3 10000 update.scr;" \
Wolfgang Denk74de7ae2009-04-01 23:34:12 +020098 "then source 10000;" \
wdenk31a64922004-08-28 21:09:14 +000099 "else echo *** UPDATE FAILED ***;" \
100 "fi\0" \
wdenkd126bfb2003-04-10 11:18:18 +0000101 "key_magic3=3C+3F\0" \
102 "key_cmd3=echo *** Entering Test Mode ***;" \
103 "setenv add_misc 'setenv bootargs $bootargs testmode'\0" \
104 "nfsargs=setenv bootargs root=/dev/nfs rw nfsroot=$serverip:$rootpath\0" \
105 "ramargs=setenv bootargs root=/dev/ram rw\0" \
106 "addfb=setenv bootargs $bootargs console=ttyS1,$baudrate\0" \
107 "addip=setenv bootargs $bootargs " \
108 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname::off " \
109 "panic=1\0" \
110 "add_wdt=setenv bootargs $bootargs $wdt_args\0" \
111 "add_misc=setenv bootargs $bootargs runmode\0" \
112 "flash_nfs=run nfsargs addip add_wdt addfb add_misc;" \
113 "bootm $kernel_addr\0" \
114 "flash_self=run ramargs addip add_wdt addfb add_misc;" \
115 "bootm $kernel_addr $ramdisk_addr\0" \
116 "net_nfs=tftp 100000 /tftpboot/uImage.lwmon;" \
117 "run nfsargs addip add_wdt addfb;bootm\0" \
118 "rootpath=/opt/eldk/ppc_8xx\0" \
119 "load=tftp 100000 /tftpboot/u-boot.bin\0" \
120 "update=protect off 1:0;era 1:0;cp.b 100000 40000000 $filesize\0" \
121 "wdt_args=wdt_8xx=off\0" \
wdenke2211742002-11-02 23:30:20 +0000122 "verify=no"
123
124#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
wdenke2211742002-11-02 23:30:20 +0000126
127#define CONFIG_WATCHDOG 1 /* watchdog enabled */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128#define CONFIG_SYS_WATCHDOG_FREQ (CONFIG_SYS_HZ / 20)
wdenke2211742002-11-02 23:30:20 +0000129
130#undef CONFIG_STATUS_LED /* Status LED disabled */
131
132/* enable I2C and select the hardware/software driver */
Heiko Schocherea818db2013-01-29 08:53:15 +0100133#define CONFIG_SYS_I2C
134#define CONFIG_SYS_I2C_SOFT /* I2C bit-banged */
135#define CONFIG_SYS_I2C_SOFT_SPEED 93000 /* 93 kHz is supposed to work */
136#define CONFIG_SYS_I2C_SOFT_SLAVE 0xFE
wdenke2211742002-11-02 23:30:20 +0000137/*
138 * Software (bit-bang) I2C driver configuration
139 */
140#define PB_SCL 0x00000020 /* PB 26 */
141#define PB_SDA 0x00000010 /* PB 27 */
142
143#define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
144#define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
145#define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
146#define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
147#define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
148 else immr->im_cpm.cp_pbdat &= ~PB_SDA
149#define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
150 else immr->im_cpm.cp_pbdat &= ~PB_SCL
wdenk4532cb62003-04-27 22:52:51 +0000151#define I2C_DELAY udelay(2) /* 1/4 I2C clock duration */
wdenke2211742002-11-02 23:30:20 +0000152
153
154#define CONFIG_RTC_PCF8563 /* use Philips PCF8563 RTC */
155
Jon Loeliger9bbb1c02007-07-04 22:32:57 -0500156
157/*
158 * Command line configuration.
159 */
160#include <config_cmd_default.h>
161
162#define CONFIG_CMD_ASKENV
163#define CONFIG_CMD_BMP
164#define CONFIG_CMD_BSP
165#define CONFIG_CMD_DATE
166#define CONFIG_CMD_DHCP
167#define CONFIG_CMD_EEPROM
168#define CONFIG_CMD_FAT
169#define CONFIG_CMD_I2C
170#define CONFIG_CMD_IDE
171#define CONFIG_CMD_NFS
Jon Loeliger9bbb1c02007-07-04 22:32:57 -0500172#define CONFIG_CMD_SNTP
173
Jon Loeligeraf075ee2007-07-08 17:02:01 -0500174#ifdef CONFIG_POST
175#define CONFIG_CMD_DIAG
176#endif
177
Jon Loeliger9bbb1c02007-07-04 22:32:57 -0500178
wdenke2211742002-11-02 23:30:20 +0000179#define CONFIG_MAC_PARTITION
180#define CONFIG_DOS_PARTITION
181
Jon Loeliger2fd90ce2007-07-09 21:48:26 -0500182/*
183 * BOOTP options
184 */
185#define CONFIG_BOOTP_SUBNETMASK
186#define CONFIG_BOOTP_GATEWAY
187#define CONFIG_BOOTP_HOSTNAME
188#define CONFIG_BOOTP_BOOTPATH
189#define CONFIG_BOOTP_BOOTFILESIZE
wdenke2211742002-11-02 23:30:20 +0000190
wdenke2211742002-11-02 23:30:20 +0000191
192/*
193 * Miscellaneous configurable options
194 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200195#define CONFIG_SYS_LONGHELP /* undef to save memory */
196#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
wdenke2211742002-11-02 23:30:20 +0000197
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200198#define CONFIG_SYS_HUSH_PARSER 1 /* use "hush" command parser */
wdenke2211742002-11-02 23:30:20 +0000199
Jon Loeliger9bbb1c02007-07-04 22:32:57 -0500200#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenke2211742002-11-02 23:30:20 +0000202#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200203#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenke2211742002-11-02 23:30:20 +0000204#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
206#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
207#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenke2211742002-11-02 23:30:20 +0000208
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200209#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
210#define CONFIG_SYS_MEMTEST_END 0x00F00000 /* 1 ... 15MB in DRAM */
wdenke2211742002-11-02 23:30:20 +0000211
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200212#define CONFIG_SYS_LOAD_ADDR 0x00100000 /* default load address */
wdenke2211742002-11-02 23:30:20 +0000213
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200214#define CONFIG_SYS_PIO_MODE 0 /* IDE interface in PIO Mode 0 */
wdenke2211742002-11-02 23:30:20 +0000215
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200216#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenke2211742002-11-02 23:30:20 +0000217
wdenkd0fb80c2003-01-11 09:48:40 +0000218/*
219 * When the watchdog is enabled, output must be fast enough in Linux.
220 */
221#ifdef CONFIG_WATCHDOG
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200222#define CONFIG_SYS_BAUDRATE_TABLE { 38400, 57600, 115200 }
wdenkd0fb80c2003-01-11 09:48:40 +0000223#endif
wdenke2211742002-11-02 23:30:20 +0000224
wdenk2e5983d2003-07-15 20:04:06 +0000225/*----------------------------------------------------------------------*/
226#define CONFIG_MODEM_SUPPORT 1 /* enable modem initialization stuff */
227#undef CONFIG_MODEM_SUPPORT_DEBUG
228
wdenkad129652003-07-15 22:00:22 +0000229#define CONFIG_MODEM_KEY_MAGIC "3C+3D" /* press F3 + F4 keys to enable modem */
wdenk2e5983d2003-07-15 20:04:06 +0000230#define CONFIG_POST_KEY_MAGIC "3C+3E" /* press F3 + F5 keys to force POST */
231#if 0
232#define CONFIG_AUTOBOOT_KEYED /* Enable "password" protection */
Stefan Roesef2302d42008-08-06 14:05:38 +0200233#define CONFIG_AUTOBOOT_PROMPT \
234 "\nEnter password - autoboot in %d sec...\n", bootdelay
wdenk2e5983d2003-07-15 20:04:06 +0000235#define CONFIG_AUTOBOOT_DELAY_STR " " /* "password" */
236#endif
237/*----------------------------------------------------------------------*/
238
wdenke2211742002-11-02 23:30:20 +0000239/*
240 * Low Level Configuration Settings
241 * (address mappings, register initial values, etc.)
242 * You should know what you are doing if you make changes here.
243 */
244/*-----------------------------------------------------------------------
245 * Internal Memory Mapped Register
246 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200247#define CONFIG_SYS_IMMR 0xFFF00000
wdenke2211742002-11-02 23:30:20 +0000248
249/*-----------------------------------------------------------------------
250 * Definitions for initial stack pointer and data area (in DPRAM)
251 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200252#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
Wolfgang Denk553f0982010-10-26 13:32:32 +0200253#define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200254#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200255#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenke2211742002-11-02 23:30:20 +0000256
257/*-----------------------------------------------------------------------
258 * Start addresses for the final memory configuration
259 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200260 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenke2211742002-11-02 23:30:20 +0000261 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200262#define CONFIG_SYS_SDRAM_BASE 0x00000000
263#define CONFIG_SYS_FLASH_BASE 0x40000000
Wolfgang Denke4dbe1b2007-07-05 17:56:27 +0200264#if defined(DEBUG) || defined(CONFIG_CMD_IDE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200265#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
wdenke2211742002-11-02 23:30:20 +0000266#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200267#define CONFIG_SYS_MONITOR_LEN (128 << 10) /* Reserve 128 kB for Monitor */
wdenke2211742002-11-02 23:30:20 +0000268#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200269#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
270#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenke2211742002-11-02 23:30:20 +0000271
272/*
273 * For booting Linux, the board info and command line data
274 * have to be in the first 8 MB of memory, since this is
275 * the maximum mapped by the Linux kernel during initialization.
276 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200277#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenke2211742002-11-02 23:30:20 +0000278/*-----------------------------------------------------------------------
279 * FLASH organization
280 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200281#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
282#define CONFIG_SYS_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
wdenke2211742002-11-02 23:30:20 +0000283
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200284#define CONFIG_SYS_FLASH_ERASE_TOUT 180000 /* Timeout for Flash Erase (in ms) */
285#define CONFIG_SYS_FLASH_WRITE_TOUT 600 /* Timeout for Flash Write (in ms) */
286#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
287#define CONFIG_SYS_FLASH_BUFFER_WRITE_TOUT 2048 /* Timeout for Flash Buffer Write (in ms) */
wdenka2d18bb2004-02-11 21:35:18 +0000288/* Buffer size.
289 We have two flash devices connected in parallel.
290 Each device incorporates a Write Buffer of 32 bytes.
291 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200292#define CONFIG_SYS_FLASH_BUFFER_SIZE (2*32)
wdenke2211742002-11-02 23:30:20 +0000293
wdenk31a64922004-08-28 21:09:14 +0000294/* Put environment in flash which is much faster to boot than using the EEPROM */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200295#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200296#define CONFIG_ENV_ADDR 0x40040000 /* Address of Environment Sector */
297#define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment */
298#define CONFIG_ENV_SECT_SIZE 0x40000 /* we have BIG sectors only :-( */
wdenk31a64922004-08-28 21:09:14 +0000299
wdenke2211742002-11-02 23:30:20 +0000300/*-----------------------------------------------------------------------
301 * I2C/EEPROM Configuration
302 */
303
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200304#define CONFIG_SYS_I2C_AUDIO_ADDR 0x28 /* Audio volume control */
305#define CONFIG_SYS_I2C_SYSMON_ADDR 0x2E /* LM87 System Monitor */
306#define CONFIG_SYS_I2C_RTC_ADDR 0x51 /* PCF8563 RTC */
307#define CONFIG_SYS_I2C_POWER_A_ADDR 0x52 /* PCMCIA/USB power switch, channel A */
308#define CONFIG_SYS_I2C_POWER_B_ADDR 0x53 /* PCMCIA/USB power switch, channel B */
309#define CONFIG_SYS_I2C_KEYBD_ADDR 0x56 /* PIC LWE keyboard */
310#define CONFIG_SYS_I2C_PICIO_ADDR 0x57 /* PIC IO Expander */
wdenke2211742002-11-02 23:30:20 +0000311
wdenk288b3d72002-12-20 23:42:25 +0000312#undef CONFIG_USE_FRAM /* Use FRAM instead of EEPROM */
313
wdenke2211742002-11-02 23:30:20 +0000314#ifdef CONFIG_USE_FRAM /* use FRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200315#define CONFIG_SYS_I2C_EEPROM_ADDR 0x55 /* FRAM FM24CL64 */
316#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
wdenke2211742002-11-02 23:30:20 +0000317#else /* use EEPROM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200318#define CONFIG_SYS_I2C_EEPROM_ADDR 0x58 /* EEPROM AT24C164 */
319#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
320#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* takes up to 10 msec */
wdenke2211742002-11-02 23:30:20 +0000321#endif /* CONFIG_USE_FRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200322#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
wdenke2211742002-11-02 23:30:20 +0000323
wdenk6aff3112002-12-17 01:51:00 +0000324/* List of I2C addresses to be verified by POST */
wdenk288b3d72002-12-20 23:42:25 +0000325#ifdef CONFIG_USE_FRAM
Peter Tyser60aaaa02010-10-22 00:20:30 -0500326#define CONFIG_SYS_POST_I2C_ADDRS {/* CONFIG_SYS_I2C_AUDIO_ADDR, */ \
327 CONFIG_SYS_I2C_SYSMON_ADDR, \
328 CONFIG_SYS_I2C_RTC_ADDR, \
329 CONFIG_SYS_I2C_POWER_A_ADDR, \
330 CONFIG_SYS_I2C_POWER_B_ADDR, \
331 CONFIG_SYS_I2C_KEYBD_ADDR, \
332 CONFIG_SYS_I2C_PICIO_ADDR, \
333 CONFIG_SYS_I2C_EEPROM_ADDR, \
334 }
wdenk288b3d72002-12-20 23:42:25 +0000335#else /* Use EEPROM - which show up on 8 consequtive addresses */
Peter Tyser60aaaa02010-10-22 00:20:30 -0500336#define CONFIG_SYS_POST_I2C_ADDRS {/* CONFIG_SYS_I2C_AUDIO_ADDR, */ \
337 CONFIG_SYS_I2C_SYSMON_ADDR, \
338 CONFIG_SYS_I2C_RTC_ADDR, \
339 CONFIG_SYS_I2C_POWER_A_ADDR, \
340 CONFIG_SYS_I2C_POWER_B_ADDR, \
341 CONFIG_SYS_I2C_KEYBD_ADDR, \
342 CONFIG_SYS_I2C_PICIO_ADDR, \
343 CONFIG_SYS_I2C_EEPROM_ADDR+0, \
344 CONFIG_SYS_I2C_EEPROM_ADDR+1, \
345 CONFIG_SYS_I2C_EEPROM_ADDR+2, \
346 CONFIG_SYS_I2C_EEPROM_ADDR+3, \
347 CONFIG_SYS_I2C_EEPROM_ADDR+4, \
348 CONFIG_SYS_I2C_EEPROM_ADDR+5, \
349 CONFIG_SYS_I2C_EEPROM_ADDR+6, \
350 CONFIG_SYS_I2C_EEPROM_ADDR+7, \
351 }
wdenk288b3d72002-12-20 23:42:25 +0000352#endif /* CONFIG_USE_FRAM */
wdenk6aff3112002-12-17 01:51:00 +0000353
wdenke2211742002-11-02 23:30:20 +0000354/*-----------------------------------------------------------------------
355 * Cache Configuration
356 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200357#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
Jon Loeliger9bbb1c02007-07-04 22:32:57 -0500358#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200359#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
wdenke2211742002-11-02 23:30:20 +0000360#endif
361
362/*-----------------------------------------------------------------------
363 * SYPCR - System Protection Control 11-9
364 * SYPCR can only be written once after reset!
365 *-----------------------------------------------------------------------
366 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
367 */
368#if 0 && defined(CONFIG_WATCHDOG) /* LWMON uses external MAX706TESA WD */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200369#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenke2211742002-11-02 23:30:20 +0000370 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
371#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200372#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
wdenke2211742002-11-02 23:30:20 +0000373#endif
374
375/*-----------------------------------------------------------------------
376 * SIUMCR - SIU Module Configuration 11-6
377 *-----------------------------------------------------------------------
378 * PCMCIA config., multi-function pin tri-state
379 */
380/* EARB, DBGC and DBPC are initialised by the HCW */
381/* => 0x000000C0 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200382#define CONFIG_SYS_SIUMCR (SIUMCR_GB5E)
383/*#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01) */
wdenke2211742002-11-02 23:30:20 +0000384
385/*-----------------------------------------------------------------------
386 * TBSCR - Time Base Status and Control 11-26
387 *-----------------------------------------------------------------------
388 * Clear Reference Interrupt Status, Timebase freezing enabled
389 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200390#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
wdenke2211742002-11-02 23:30:20 +0000391
392/*-----------------------------------------------------------------------
393 * PISCR - Periodic Interrupt Status and Control 11-31
394 *-----------------------------------------------------------------------
395 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
396 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200397#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
wdenke2211742002-11-02 23:30:20 +0000398
399/*-----------------------------------------------------------------------
400 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
401 *-----------------------------------------------------------------------
402 * Reset PLL lock status sticky bit, timer expired status bit and timer
403 * interrupt status bit, set PLL multiplication factor !
404 */
405/* 0x00405000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200406#define CONFIG_SYS_PLPRCR_MF 4 /* (4+1) * 13.2 = 66 MHz Clock */
407#define CONFIG_SYS_PLPRCR \
408 ( (CONFIG_SYS_PLPRCR_MF << PLPRCR_MF_SHIFT) | \
wdenke2211742002-11-02 23:30:20 +0000409 PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST | \
410 /*PLPRCR_CSRC|*/ PLPRCR_LPM_NORMAL | \
411 PLPRCR_CSR /*| PLPRCR_LOLRE|PLPRCR_FIOPD*/ \
412 )
413
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200414#define CONFIG_8xx_GCLK_FREQ ((CONFIG_SYS_PLPRCR_MF+1)*13200000)
wdenke2211742002-11-02 23:30:20 +0000415
416/*-----------------------------------------------------------------------
417 * SCCR - System Clock and reset Control Register 15-27
418 *-----------------------------------------------------------------------
419 * Set clock output, timebase and RTC source and divider,
420 * power management and some other internal clocks
421 */
422#define SCCR_MASK SCCR_EBDF11
423/* 0x01800000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200424#define CONFIG_SYS_SCCR (SCCR_COM00 | /*SCCR_TBS|*/ \
wdenke2211742002-11-02 23:30:20 +0000425 SCCR_RTDIV | SCCR_RTSEL | \
426 /*SCCR_CRQEN|*/ /*SCCR_PRQEN|*/ \
427 SCCR_EBDF00 | SCCR_DFSYNC00 | \
428 SCCR_DFBRG00 | SCCR_DFNL000 | \
429 SCCR_DFNH000 | SCCR_DFLCD100 | \
430 SCCR_DFALCD01)
431
432/*-----------------------------------------------------------------------
433 * RTCSC - Real-Time Clock Status and Control Register 11-27
434 *-----------------------------------------------------------------------
435 */
436/* 0x00C3 => 0x0003 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200437#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
wdenke2211742002-11-02 23:30:20 +0000438
439
440/*-----------------------------------------------------------------------
441 * RCCR - RISC Controller Configuration Register 19-4
442 *-----------------------------------------------------------------------
443 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200444#define CONFIG_SYS_RCCR 0x0000
wdenke2211742002-11-02 23:30:20 +0000445
446/*-----------------------------------------------------------------------
447 * RMDS - RISC Microcode Development Support Control Register
448 *-----------------------------------------------------------------------
449 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200450#define CONFIG_SYS_RMDS 0
wdenke2211742002-11-02 23:30:20 +0000451
452/*-----------------------------------------------------------------------
453 *
454 * Interrupt Levels
455 *-----------------------------------------------------------------------
456 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200457#define CONFIG_SYS_CPM_INTERRUPT 13 /* SIU_LEVEL6 */
wdenke2211742002-11-02 23:30:20 +0000458
459/*-----------------------------------------------------------------------
460 * PCMCIA stuff
461 *-----------------------------------------------------------------------
462 *
463 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200464#define CONFIG_SYS_PCMCIA_MEM_ADDR (0x50000000)
465#define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
466#define CONFIG_SYS_PCMCIA_DMA_ADDR (0x54000000)
467#define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
468#define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0x58000000)
469#define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
470#define CONFIG_SYS_PCMCIA_IO_ADDR (0x5C000000)
471#define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
wdenke2211742002-11-02 23:30:20 +0000472
473/*-----------------------------------------------------------------------
474 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
475 *-----------------------------------------------------------------------
476 */
477
Pavel Herrmann8d1165e11a2012-10-09 07:01:56 +0000478#define CONFIG_IDE_PREINIT 1 /* Use preinit IDE hook */
wdenke2211742002-11-02 23:30:20 +0000479#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
480
481#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
482#undef CONFIG_IDE_LED /* LED for ide not supported */
483#undef CONFIG_IDE_RESET /* reset for ide not supported */
484
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200485#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
486#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
wdenke2211742002-11-02 23:30:20 +0000487
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200488#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
wdenke2211742002-11-02 23:30:20 +0000489
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200490#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
wdenke2211742002-11-02 23:30:20 +0000491
492/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200493#define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
wdenke2211742002-11-02 23:30:20 +0000494
495/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200496#define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
wdenke2211742002-11-02 23:30:20 +0000497
498/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200499#define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
wdenke2211742002-11-02 23:30:20 +0000500
wdenk31a64922004-08-28 21:09:14 +0000501#define CONFIG_SUPPORT_VFAT /* enable VFAT support */
502
wdenke2211742002-11-02 23:30:20 +0000503/*-----------------------------------------------------------------------
504 *
505 *-----------------------------------------------------------------------
506 *
507 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200508#define CONFIG_SYS_DER 0
wdenke2211742002-11-02 23:30:20 +0000509
510/*
511 * Init Memory Controller:
512 *
513 * BR0/1 and OR0/1 (FLASH) - second Flash bank optional
514 */
515
516#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
517#define FLASH_BASE1_PRELIM 0x41000000 /* FLASH bank #1 */
518
519/* used to re-map FLASH:
520 * restrict access enough to keep SRAM working (if any)
521 * but not too much to meddle with FLASH accesses
522 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200523#define CONFIG_SYS_REMAP_OR_AM 0xFF000000 /* OR addr mask */
524#define CONFIG_SYS_PRELIM_OR_AM 0xFF000000 /* OR addr mask */
wdenke2211742002-11-02 23:30:20 +0000525
526/* FLASH timing: ACS = 00, TRLX = 0, CSNT = 1, SCY = 8, EHTR = 0 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200527#define CONFIG_SYS_OR_TIMING_FLASH (OR_SCY_8_CLK)
wdenke2211742002-11-02 23:30:20 +0000528
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200529#define CONFIG_SYS_OR0_REMAP ( CONFIG_SYS_REMAP_OR_AM | OR_CSNT_SAM | OR_ACS_DIV1 | OR_BI | \
530 CONFIG_SYS_OR_TIMING_FLASH)
531#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | OR_ACS_DIV1 | OR_BI | \
532 CONFIG_SYS_OR_TIMING_FLASH)
wdenke2211742002-11-02 23:30:20 +0000533/* 16 bit, bank valid */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200534#define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_32 | BR_V )
wdenke2211742002-11-02 23:30:20 +0000535
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200536#define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
537#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
538#define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_PS_32 | BR_V )
wdenke2211742002-11-02 23:30:20 +0000539
540/*
541 * BR3/OR3: SDRAM
542 *
543 * Multiplexed addresses, GPL5 output to GPL5_A (don't care)
544 */
545#define SDRAM_BASE3_PRELIM 0x00000000 /* SDRAM bank */
546#define SDRAM_PRELIM_OR_AM 0xF0000000 /* map 256 MB (>SDRAM_MAX_SIZE!) */
547#define SDRAM_TIMING OR_SCY_0_CLK /* SDRAM-Timing */
548
549#define SDRAM_MAX_SIZE 0x08000000 /* max 128 MB SDRAM */
550
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200551#define CONFIG_SYS_OR3_PRELIM (SDRAM_PRELIM_OR_AM | OR_CSNT_SAM | OR_G5LS | SDRAM_TIMING )
552#define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
wdenke2211742002-11-02 23:30:20 +0000553
554/*
555 * BR5/OR5: Touch Panel
556 *
557 * AM=0xFFC00 ATM=0 CSNT/SAM=0 ACS/G5LA/G5LS=3 BIH=1 SCY=0 SETA=0 TRLX=0 EHTR=0
558 */
559#define TOUCHPNL_BASE 0x20000000
560#define TOUCHPNL_OR_AM 0xFFFF8000
561#define TOUCHPNL_TIMING OR_SCY_0_CLK
562
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200563#define CONFIG_SYS_OR5_PRELIM (TOUCHPNL_OR_AM | OR_CSNT_SAM | OR_ACS_DIV1 | OR_BI | \
wdenke2211742002-11-02 23:30:20 +0000564 TOUCHPNL_TIMING )
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200565#define CONFIG_SYS_BR5_PRELIM ((TOUCHPNL_BASE & BR_BA_MSK) | BR_PS_32 | BR_V )
wdenke2211742002-11-02 23:30:20 +0000566
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200567#define CONFIG_SYS_MEMORY_75
568#undef CONFIG_SYS_MEMORY_7E
569#undef CONFIG_SYS_MEMORY_8E
wdenke2211742002-11-02 23:30:20 +0000570
571/*
572 * Memory Periodic Timer Prescaler
573 */
574
575/* periodic timer for refresh */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200576#define CONFIG_SYS_MPTPR 0x200
wdenke2211742002-11-02 23:30:20 +0000577
578/*
579 * MAMR settings for SDRAM
580 */
581
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200582#define CONFIG_SYS_MAMR_8COL 0x80802114
583#define CONFIG_SYS_MAMR_9COL 0x80904114
wdenke2211742002-11-02 23:30:20 +0000584
585/*
586 * MAR setting for SDRAM
587 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200588#define CONFIG_SYS_MAR 0x00000088
wdenke2211742002-11-02 23:30:20 +0000589
wdenke2211742002-11-02 23:30:20 +0000590#endif /* __CONFIG_H */