blob: 92128b95884247dcdb2516d97aad227f6a55a109 [file] [log] [blame]
wdenkc1896002003-12-28 11:44:59 +00001/*
2 * (C) Copyright 2003
wdenkd4ca31c2004-01-02 14:00:00 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * modified for TOP5200-series by Reinhard Meyer, www.emk-elektronik.de
6 *
7 * TOP5200 differences from IceCube:
8 * 1 FLASH Bank for one Chip only, up to 64 MB in 16 MB Banks
9 * bank switch controlled by TIMER_6(LSB) and TIMER_7(MSB) Pins
10 * 1 SDRAM/DDRAM Bank up to 256 MB
11 * local VPD I2C Bus is software driven and uses
12 * GPIO_WKUP_6 for SDA, GPIO_WKUP_7 for SCL
13 * FLASH is re-located at 0xff000000
14 * Internal regs are at 0xf0000000
wdenkc1896002003-12-28 11:44:59 +000015 * Reset jumps to 0x00000100
16 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +020017 * SPDX-License-Identifier: GPL-2.0+
wdenkc1896002003-12-28 11:44:59 +000018 */
19
20#ifndef __CONFIG_H
21#define __CONFIG_H
22
23/*
24 * High Level Configuration Options
25 * (easy to change)
26 */
27
Masahiro Yamadab2a6dfe2014-01-16 11:03:07 +090028#define CONFIG_MPC5200 1 /* This is a MPC5200 CPU */
wdenkc1896002003-12-28 11:44:59 +000029#define CONFIG_TOP5200 1 /* ... on TOP5200 board - we need this for FEC.C */
30
Wolfgang Denk2ae18242010-10-06 09:05:45 +020031/*
32 * allowed and functional CONFIG_SYS_TEXT_BASE values:
33 * 0xff000000 low boot at 0x00000100 (default board setting)
34 * 0xfff00000 high boot at 0xfff00100 (board needs modification)
35 * 0x00100000 RAM load and test
36 */
37#define CONFIG_SYS_TEXT_BASE 0xff000000
38
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020039#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
wdenkc1896002003-12-28 11:44:59 +000040
Becky Bruce31d82672008-05-08 19:02:12 -050041#define CONFIG_HIGH_BATS 1 /* High BATs supported */
42
wdenkc1896002003-12-28 11:44:59 +000043/*
44 * Serial console configuration
45 */
46#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
47#define CONFIG_BAUDRATE 9600 /* ... at 9600 bps */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020048#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
wdenkc1896002003-12-28 11:44:59 +000049
50
wdenk4d13cba2004-03-14 14:09:05 +000051#if defined (CONFIG_EVAL5200) || defined (CONFIG_LITE5200)
wdenkc1896002003-12-28 11:44:59 +000052/*
53 * PCI Mapping:
54 * 0x40000000 - 0x4fffffff - PCI Memory
55 * 0x50000000 - 0x50ffffff - PCI IO Space
56 */
57# define CONFIG_PCI 1
58# define CONFIG_PCI_PNP 1
59# define CONFIG_PCI_SCAN_SHOW 1
TsiChung Liewf33fca22008-03-30 01:19:06 -050060# define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
wdenkc1896002003-12-28 11:44:59 +000061
62# define CONFIG_PCI_MEM_BUS 0x40000000
63# define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
64# define CONFIG_PCI_MEM_SIZE 0x10000000
65
66# define CONFIG_PCI_IO_BUS 0x50000000
67# define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
68# define CONFIG_PCI_IO_SIZE 0x01000000
69
wdenkc1896002003-12-28 11:44:59 +000070#endif
71
wdenk4d13cba2004-03-14 14:09:05 +000072/* USB */
73#if defined (CONFIG_EVAL5200) || defined (CONFIG_LITE5200)
74
75# define CONFIG_USB_OHCI
76# define CONFIG_USB_CLOCK 0x0001bbbb
wdenk498b8db2004-04-18 22:26:17 +000077# if defined (CONFIG_EVAL5200)
78# define CONFIG_USB_CONFIG 0x00005100
79# else
80# define CONFIG_USB_CONFIG 0x00001000
81# endif
wdenk4d13cba2004-03-14 14:09:05 +000082# define CONFIG_DOS_PARTITION
83# define CONFIG_USB_STORAGE
84
wdenk4d13cba2004-03-14 14:09:05 +000085#endif
86
87/* IDE */
88#if defined (CONFIG_EVAL5200) || defined (CONFIG_LITE5200)
wdenk4d13cba2004-03-14 14:09:05 +000089# define CONFIG_DOS_PARTITION
wdenk4d13cba2004-03-14 14:09:05 +000090#endif
91
wdenkc1896002003-12-28 11:44:59 +000092
Jon Loeligerd794cfe2007-07-04 22:31:15 -050093/*
Jon Loeligera1aa0bb2007-07-10 09:22:23 -050094 * BOOTP options
95 */
96#define CONFIG_BOOTP_BOOTFILESIZE
97#define CONFIG_BOOTP_BOOTPATH
98#define CONFIG_BOOTP_GATEWAY
99#define CONFIG_BOOTP_HOSTNAME
100
101
102/*
Jon Loeligerd794cfe2007-07-04 22:31:15 -0500103 * Command line configuration.
104 */
105#include <config_cmd_default.h>
106
107#define CONFIG_CMD_ASKENV
108#define CONFIG_CMD_BEDBUG
109#define CONFIG_CMD_DATE
110#define CONFIG_CMD_DHCP
111#define CONFIG_CMD_EEPROM
112#define CONFIG_CMD_ELF
113#define CONFIG_CMD_I2C
114#define CONFIG_CMD_IMMAP
115#define CONFIG_CMD_MII
116#define CONFIG_CMD_REGINFO
117
118#if defined (CONFIG_EVAL5200) || defined (CONFIG_LITE5200)
119#define CONFIG_CMD_FAT
120#define CONFIG_CMD_IDE
121#define CONFIG_CMD_USB
122#define CONFIG_CMD_PCI
123#endif
124
wdenkc1896002003-12-28 11:44:59 +0000125
126/*
wdenk4d13cba2004-03-14 14:09:05 +0000127 * MUST be low boot - HIGHBOOT is not supported anymore
wdenkd4ca31c2004-01-02 14:00:00 +0000128 */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200129#if (CONFIG_SYS_TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200130# define CONFIG_SYS_LOWBOOT 1
131# define CONFIG_SYS_LOWBOOT16 1
wdenk4d13cba2004-03-14 14:09:05 +0000132#else
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200133# error "CONFIG_SYS_TEXT_BASE must be 0xff000000"
wdenkd4ca31c2004-01-02 14:00:00 +0000134#endif
135
136/*
wdenkc1896002003-12-28 11:44:59 +0000137 * Autobooting
138 */
139#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
wdenkd4ca31c2004-01-02 14:00:00 +0000140
141#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk32bf3d12008-03-03 12:16:44 +0100142 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
wdenkd4ca31c2004-01-02 14:00:00 +0000143 "echo"
144
145#undef CONFIG_BOOTARGS
146
147#define CONFIG_EXTRA_ENV_SETTINGS \
148 "netdev=eth0\0" \
149 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100150 "nfsroot=${serverip}:${rootpath}\0" \
wdenkd4ca31c2004-01-02 14:00:00 +0000151 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100152 "addip=setenv bootargs ${bootargs} " \
153 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
154 ":${hostname}:${netdev}:off panic=1\0" \
wdenkd4ca31c2004-01-02 14:00:00 +0000155 "flash_nfs=run nfsargs addip;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100156 "bootm ${kernel_addr}\0" \
wdenkd4ca31c2004-01-02 14:00:00 +0000157 "flash_self=run ramargs addip;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100158 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
159 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
wdenkd4ca31c2004-01-02 14:00:00 +0000160 "rootpath=/opt/eldk/ppc_82xx\0" \
161 "bootfile=/tftpboot/MPC5200/uImage\0" \
162 ""
163
164#define CONFIG_BOOTCOMMAND "run flash_self"
wdenkc1896002003-12-28 11:44:59 +0000165
166/*
167 * IPB Bus clocking configuration.
168 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200169#undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
wdenkd4ca31c2004-01-02 14:00:00 +0000170
wdenkc1896002003-12-28 11:44:59 +0000171/*
172 * I2C configuration
173 */
174/*
175 * EEPROM configuration
176 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200177#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
178#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 70
wdenkc1896002003-12-28 11:44:59 +0000179
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200180#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
181#define CONFIG_SYS_EEPROM_SIZE 0x2000
wdenkd4ca31c2004-01-02 14:00:00 +0000182
wdenkc1896002003-12-28 11:44:59 +0000183#define CONFIG_ENV_OVERWRITE
184#define CONFIG_MISC_INIT_R
wdenkd4ca31c2004-01-02 14:00:00 +0000185
Heiko Schocherea818db2013-01-29 08:53:15 +0100186#define CONFIG_SYS_I2C_SOFT /* I2C bit-banged */
wdenkd4ca31c2004-01-02 14:00:00 +0000187
Heiko Schocherea818db2013-01-29 08:53:15 +0100188#if defined(CONFIG_SYS_I2C_SOFT)
189# define CONFIG_SYS_I2C
190# define CONFIG_SYS_I2C_SOFT_SPEED 100000
191# define CONFIG_SYS_I2C_SOFT_SLAVE 0x7F
192/**/
wdenkc1896002003-12-28 11:44:59 +0000193# define SDA0 0x40
194# define SCL0 0x80
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200195# define GPIOE0 *((volatile uchar*)(CONFIG_SYS_MBAR+0x0c00))
196# define DDR0 *((volatile uchar*)(CONFIG_SYS_MBAR+0x0c08))
197# define DVO0 *((volatile uchar*)(CONFIG_SYS_MBAR+0x0c0c))
198# define DVI0 *((volatile uchar*)(CONFIG_SYS_MBAR+0x0c20))
199# define ODE0 *((volatile uchar*)(CONFIG_SYS_MBAR+0x0c04))
wdenkc1896002003-12-28 11:44:59 +0000200# define I2C_INIT {GPIOE0|=(SDA0|SCL0);ODE0|=(SDA0|SCL0);DVO0|=(SDA0|SCL0);DDR0|=(SDA0|SCL0);}
201# define I2C_READ ((DVI0&SDA0)?1:0)
202# define I2C_SDA(x) {if(x)DVO0|=SDA0;else DVO0&=~SDA0;}
203# define I2C_SCL(x) {if(x)DVO0|=SCL0;else DVO0&=~SCL0;}
204# define I2C_DELAY {udelay(5);}
205# define I2C_ACTIVE {DDR0|=SDA0;}
206# define I2C_TRISTATE {DDR0&=~SDA0;}
Heiko Schocherea818db2013-01-29 08:53:15 +0100207
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200208#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
209#define CONFIG_SYS_I2C_FACT_ADDR 0x57
wdenkc1896002003-12-28 11:44:59 +0000210#endif
wdenkd4ca31c2004-01-02 14:00:00 +0000211
212#if defined (CONFIG_HARD_I2C)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200213# define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
214# define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
215# define CONFIG_SYS_I2C_SLAVE 0x7F
216#define CONFIG_SYS_I2C_EEPROM_ADDR 0x54
217#define CONFIG_SYS_I2C_FACT_ADDR 0x54
wdenkd4ca31c2004-01-02 14:00:00 +0000218#endif
wdenkc1896002003-12-28 11:44:59 +0000219
220/*
221 * Flash configuration, expect one 16 Megabyte Bank at most
222 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200223#define CONFIG_SYS_FLASH_BASE 0xff000000
224#define CONFIG_SYS_FLASH_SIZE 0x01000000
225#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
226#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0)
wdenkc1896002003-12-28 11:44:59 +0000227
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200228#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */
wdenkc1896002003-12-28 11:44:59 +0000229
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200230#define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
231#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
wdenkc1896002003-12-28 11:44:59 +0000232
233#undef CONFIG_FLASH_16BIT /* Flash is 8-bit */
234
wdenkd4ca31c2004-01-02 14:00:00 +0000235/*
236 * DRAM configuration - will be read from VPD later... TODO!
237 */
238#if 0
239/* 2x MT48LC16M16A2 - 7.0 ns SDRAMS = 64 MegaBytes Total */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200240#define CONFIG_SYS_DRAM_DDR 0
241#define CONFIG_SYS_DRAM_EMODE 0
242#define CONFIG_SYS_DRAM_MODE 0x008D
243#define CONFIG_SYS_DRAM_CONTROL 0x514F0000
244#define CONFIG_SYS_DRAM_CONFIG1 0xC2233A00
245#define CONFIG_SYS_DRAM_CONFIG2 0x88B70004
246#define CONFIG_SYS_DRAM_TAP_DEL 0x08
247#define CONFIG_SYS_DRAM_RAM_SIZE 0x19
wdenkd4ca31c2004-01-02 14:00:00 +0000248#endif
249#if 1
250/* 2x MT48LC16M16A2 - 7.5 ns SDRAMS = 64 MegaBytes Total */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200251#define CONFIG_SYS_DRAM_DDR 0
252#define CONFIG_SYS_DRAM_EMODE 0
253#define CONFIG_SYS_DRAM_MODE 0x00CD
254#define CONFIG_SYS_DRAM_CONTROL 0x514F0000
255#define CONFIG_SYS_DRAM_CONFIG1 0xD2333A00
256#define CONFIG_SYS_DRAM_CONFIG2 0x8AD70004
257#define CONFIG_SYS_DRAM_TAP_DEL 0x08
258#define CONFIG_SYS_DRAM_RAM_SIZE 0x19
wdenkd4ca31c2004-01-02 14:00:00 +0000259#endif
260
wdenkc1896002003-12-28 11:44:59 +0000261/*
262 * Environment settings
263 */
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200264#define CONFIG_ENV_IS_IN_EEPROM 1 /* turn on EEPROM env feature */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200265#define CONFIG_ENV_OFFSET 0x1000
266#define CONFIG_ENV_SIZE 0x0700
wdenkc1896002003-12-28 11:44:59 +0000267
wdenkd4ca31c2004-01-02 14:00:00 +0000268/*
269 * VPD settings
270 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200271#define CONFIG_SYS_FACT_OFFSET 0x1800
272#define CONFIG_SYS_FACT_SIZE 0x0800
wdenkd4ca31c2004-01-02 14:00:00 +0000273
wdenkc1896002003-12-28 11:44:59 +0000274/*
wdenkd4ca31c2004-01-02 14:00:00 +0000275 * Memory map
276 *
277 * Warning!!! with the current BestComm Task, MBAR MUST BE set to 0xf0000000
wdenkc1896002003-12-28 11:44:59 +0000278 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200279#define CONFIG_SYS_MBAR 0xf0000000 /* DO NOT CHANGE this */
280#define CONFIG_SYS_SDRAM_BASE 0x00000000
281#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
wdenkc1896002003-12-28 11:44:59 +0000282
283/* Use SRAM until RAM will be available */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200284#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
Wolfgang Denk553f0982010-10-26 13:32:32 +0200285#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE /* Size of used area in DPRAM */
wdenkc1896002003-12-28 11:44:59 +0000286
287
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200288#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200289#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkc1896002003-12-28 11:44:59 +0000290
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200291#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200292#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
293# define CONFIG_SYS_RAMBOOT 1
wdenkc1896002003-12-28 11:44:59 +0000294#endif
295
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200296#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
297#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
298#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkc1896002003-12-28 11:44:59 +0000299
300/*
301 * Ethernet configuration
302 */
wdenkcbd8a352004-02-24 02:00:03 +0000303#define CONFIG_MPC5xxx_FEC 1
Ben Warren86321fc2009-02-05 23:58:25 -0800304#define CONFIG_MPC5xxx_FEC_MII10 /* Workaround for FEC 100Mbit problem */
wdenkd4ca31c2004-01-02 14:00:00 +0000305#define CONFIG_PHY_ADDR 0x1f
wdenkc1896002003-12-28 11:44:59 +0000306#define CONFIG_PHY_TYPE 0x79c874
307/*
wdenkd4ca31c2004-01-02 14:00:00 +0000308 * GPIO configuration:
309 * PSC1,2,3 predefined as UART
310 * PCI disabled
wdenkc1896002003-12-28 11:44:59 +0000311 * Ethernet 100 with MD
312 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200313#define CONFIG_SYS_GPS_PORT_CONFIG 0x00058044
wdenkc1896002003-12-28 11:44:59 +0000314
315/*
316 * Miscellaneous configurable options
317 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200318#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jon Loeligerd794cfe2007-07-04 22:31:15 -0500319#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200320# define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenkc1896002003-12-28 11:44:59 +0000321#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200322# define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkc1896002003-12-28 11:44:59 +0000323#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200324#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
325#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
326#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenkc1896002003-12-28 11:44:59 +0000327
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200328#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
329#define CONFIG_SYS_MEMTEST_END 0x01f00000 /* 1 ... 31 MB in DRAM */
wdenkc1896002003-12-28 11:44:59 +0000330
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200331#define CONFIG_SYS_LOAD_ADDR 0x200000 /* default load address */
wdenkc1896002003-12-28 11:44:59 +0000332
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200333#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
Jon Loeligerd794cfe2007-07-04 22:31:15 -0500334#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200335# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Jon Loeligerd794cfe2007-07-04 22:31:15 -0500336#endif
337
338
wdenk63e73c92004-02-23 22:22:28 +0000339#ifdef CONFIG_EVAL5200 /* M48T08 is available with the Evaluation board only */
340 #define CONFIG_RTC_MK48T59 1 /* use M48T08 on EVAL5200 */
341 #define RTC(reg) (0xf0010000+reg)
342 /* setup CS2 for M48T08. Must MAP 64kB */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200343 #define CONFIG_SYS_CS2_START RTC(0)
344 #define CONFIG_SYS_CS2_SIZE 0x10000
wdenk63e73c92004-02-23 22:22:28 +0000345 /* setup CS2 configuration register: */
346 /* WaitP = 0, WaitX = 4, MX=0, AL=1, AA=1, CE=1 */
347 /* AS=2, DS=0, Bank=0, WTyp=0, WS=0, RS=0, WO=0, RO=0 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200348 #define CONFIG_SYS_CS2_CFG 0x00047800
wdenk63e73c92004-02-23 22:22:28 +0000349#else
350 #define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
351#endif
wdenk1c437712004-01-16 00:30:56 +0000352
wdenkc1896002003-12-28 11:44:59 +0000353/*
354 * Various low-level settings
355 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200356#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
357#define CONFIG_SYS_HID0_FINAL HID0_ICE
wdenkc1896002003-12-28 11:44:59 +0000358
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200359#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
360#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
361#define CONFIG_SYS_BOOTCS_CFG 0x00047801
362#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
363#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
wdenkc1896002003-12-28 11:44:59 +0000364
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200365#define CONFIG_SYS_CS_BURST 0x00000000
366#define CONFIG_SYS_CS_DEADCYCLE 0x33333333
wdenkc1896002003-12-28 11:44:59 +0000367
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200368#define CONFIG_SYS_RESET_ADDRESS 0x7f000000
wdenkc1896002003-12-28 11:44:59 +0000369
wdenk4d13cba2004-03-14 14:09:05 +0000370/*-----------------------------------------------------------------------
371 * IDE/ATA stuff Supports IDE harddisk
372 *-----------------------------------------------------------------------
373 */
374
375#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
376
377#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
378#undef CONFIG_IDE_LED /* LED for ide not supported */
379
380#define CONFIG_IDE_RESET 1
381#define CONFIG_IDE_PREINIT
382
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200383#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
384#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
wdenk4d13cba2004-03-14 14:09:05 +0000385
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200386#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
wdenk4d13cba2004-03-14 14:09:05 +0000387
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200388#define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
wdenk4d13cba2004-03-14 14:09:05 +0000389
390/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200391#define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
wdenk4d13cba2004-03-14 14:09:05 +0000392
393/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200394#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
wdenk4d13cba2004-03-14 14:09:05 +0000395
396/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200397#define CONFIG_SYS_ATA_ALT_OFFSET (0x005c)
wdenk4d13cba2004-03-14 14:09:05 +0000398
399/* Interval between registers */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200400#define CONFIG_SYS_ATA_STRIDE 4
wdenk4d13cba2004-03-14 14:09:05 +0000401
wdenkc1896002003-12-28 11:44:59 +0000402#endif /* __CONFIG_H */