blob: 2654a447edd6924144715efcbeb57cb6b238ae67 [file] [log] [blame]
wdenkc1896002003-12-28 11:44:59 +00001/*
2 * (C) Copyright 2003
wdenkd4ca31c2004-01-02 14:00:00 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * modified for TOP5200-series by Reinhard Meyer, www.emk-elektronik.de
6 *
7 * TOP5200 differences from IceCube:
8 * 1 FLASH Bank for one Chip only, up to 64 MB in 16 MB Banks
9 * bank switch controlled by TIMER_6(LSB) and TIMER_7(MSB) Pins
10 * 1 SDRAM/DDRAM Bank up to 256 MB
11 * local VPD I2C Bus is software driven and uses
12 * GPIO_WKUP_6 for SDA, GPIO_WKUP_7 for SCL
13 * FLASH is re-located at 0xff000000
14 * Internal regs are at 0xf0000000
wdenkc1896002003-12-28 11:44:59 +000015 * Reset jumps to 0x00000100
16 *
17 * See file CREDITS for list of people who contributed to this
18 * project.
19 *
20 * This program is free software; you can redistribute it and/or
21 * modify it under the terms of the GNU General Public License as
22 * published by the Free Software Foundation; either version 2 of
23 * the License, or (at your option) any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
29 *
30 * You should have received a copy of the GNU General Public License
31 * along with this program; if not, write to the Free Software
32 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
33 * MA 02111-1307 USA
34 */
35
36#ifndef __CONFIG_H
37#define __CONFIG_H
38
39/*
40 * High Level Configuration Options
41 * (easy to change)
42 */
43
wdenkcbd8a352004-02-24 02:00:03 +000044#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
wdenkc1896002003-12-28 11:44:59 +000045#define CONFIG_MPC5200 1 /* More exactly a MPC5200 */
46#define CONFIG_TOP5200 1 /* ... on TOP5200 board - we need this for FEC.C */
47
Wolfgang Denk2ae18242010-10-06 09:05:45 +020048/*
49 * allowed and functional CONFIG_SYS_TEXT_BASE values:
50 * 0xff000000 low boot at 0x00000100 (default board setting)
51 * 0xfff00000 high boot at 0xfff00100 (board needs modification)
52 * 0x00100000 RAM load and test
53 */
54#define CONFIG_SYS_TEXT_BASE 0xff000000
55
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020056#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
wdenkc1896002003-12-28 11:44:59 +000057
58#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
59#define BOOTFLAG_WARM 0x02 /* Software reboot */
60
Becky Bruce31d82672008-05-08 19:02:12 -050061#define CONFIG_HIGH_BATS 1 /* High BATs supported */
62
wdenkc1896002003-12-28 11:44:59 +000063/*
64 * Serial console configuration
65 */
66#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
67#define CONFIG_BAUDRATE 9600 /* ... at 9600 bps */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020068#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
wdenkc1896002003-12-28 11:44:59 +000069
70
wdenk4d13cba2004-03-14 14:09:05 +000071#if defined (CONFIG_EVAL5200) || defined (CONFIG_LITE5200)
wdenkc1896002003-12-28 11:44:59 +000072/*
73 * PCI Mapping:
74 * 0x40000000 - 0x4fffffff - PCI Memory
75 * 0x50000000 - 0x50ffffff - PCI IO Space
76 */
77# define CONFIG_PCI 1
78# define CONFIG_PCI_PNP 1
79# define CONFIG_PCI_SCAN_SHOW 1
TsiChung Liewf33fca22008-03-30 01:19:06 -050080# define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
wdenkc1896002003-12-28 11:44:59 +000081
82# define CONFIG_PCI_MEM_BUS 0x40000000
83# define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
84# define CONFIG_PCI_MEM_SIZE 0x10000000
85
86# define CONFIG_PCI_IO_BUS 0x50000000
87# define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
88# define CONFIG_PCI_IO_SIZE 0x01000000
89
wdenkc1896002003-12-28 11:44:59 +000090#endif
91
wdenk4d13cba2004-03-14 14:09:05 +000092/* USB */
93#if defined (CONFIG_EVAL5200) || defined (CONFIG_LITE5200)
94
95# define CONFIG_USB_OHCI
96# define CONFIG_USB_CLOCK 0x0001bbbb
wdenk498b8db2004-04-18 22:26:17 +000097# if defined (CONFIG_EVAL5200)
98# define CONFIG_USB_CONFIG 0x00005100
99# else
100# define CONFIG_USB_CONFIG 0x00001000
101# endif
wdenk4d13cba2004-03-14 14:09:05 +0000102# define CONFIG_DOS_PARTITION
103# define CONFIG_USB_STORAGE
104
wdenk4d13cba2004-03-14 14:09:05 +0000105#endif
106
107/* IDE */
108#if defined (CONFIG_EVAL5200) || defined (CONFIG_LITE5200)
wdenk4d13cba2004-03-14 14:09:05 +0000109# define CONFIG_DOS_PARTITION
wdenk4d13cba2004-03-14 14:09:05 +0000110#endif
111
wdenkc1896002003-12-28 11:44:59 +0000112
Jon Loeligerd794cfe2007-07-04 22:31:15 -0500113/*
Jon Loeligera1aa0bb2007-07-10 09:22:23 -0500114 * BOOTP options
115 */
116#define CONFIG_BOOTP_BOOTFILESIZE
117#define CONFIG_BOOTP_BOOTPATH
118#define CONFIG_BOOTP_GATEWAY
119#define CONFIG_BOOTP_HOSTNAME
120
121
122/*
Jon Loeligerd794cfe2007-07-04 22:31:15 -0500123 * Command line configuration.
124 */
125#include <config_cmd_default.h>
126
127#define CONFIG_CMD_ASKENV
128#define CONFIG_CMD_BEDBUG
129#define CONFIG_CMD_DATE
130#define CONFIG_CMD_DHCP
131#define CONFIG_CMD_EEPROM
132#define CONFIG_CMD_ELF
133#define CONFIG_CMD_I2C
134#define CONFIG_CMD_IMMAP
135#define CONFIG_CMD_MII
136#define CONFIG_CMD_REGINFO
137
138#if defined (CONFIG_EVAL5200) || defined (CONFIG_LITE5200)
139#define CONFIG_CMD_FAT
140#define CONFIG_CMD_IDE
141#define CONFIG_CMD_USB
142#define CONFIG_CMD_PCI
143#endif
144
wdenkc1896002003-12-28 11:44:59 +0000145
146/*
wdenk4d13cba2004-03-14 14:09:05 +0000147 * MUST be low boot - HIGHBOOT is not supported anymore
wdenkd4ca31c2004-01-02 14:00:00 +0000148 */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200149#if (CONFIG_SYS_TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200150# define CONFIG_SYS_LOWBOOT 1
151# define CONFIG_SYS_LOWBOOT16 1
wdenk4d13cba2004-03-14 14:09:05 +0000152#else
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200153# error "CONFIG_SYS_TEXT_BASE must be 0xff000000"
wdenkd4ca31c2004-01-02 14:00:00 +0000154#endif
155
156/*
wdenkc1896002003-12-28 11:44:59 +0000157 * Autobooting
158 */
159#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
wdenkd4ca31c2004-01-02 14:00:00 +0000160
161#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk32bf3d12008-03-03 12:16:44 +0100162 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
wdenkd4ca31c2004-01-02 14:00:00 +0000163 "echo"
164
165#undef CONFIG_BOOTARGS
166
167#define CONFIG_EXTRA_ENV_SETTINGS \
168 "netdev=eth0\0" \
169 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100170 "nfsroot=${serverip}:${rootpath}\0" \
wdenkd4ca31c2004-01-02 14:00:00 +0000171 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100172 "addip=setenv bootargs ${bootargs} " \
173 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
174 ":${hostname}:${netdev}:off panic=1\0" \
wdenkd4ca31c2004-01-02 14:00:00 +0000175 "flash_nfs=run nfsargs addip;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100176 "bootm ${kernel_addr}\0" \
wdenkd4ca31c2004-01-02 14:00:00 +0000177 "flash_self=run ramargs addip;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100178 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
179 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
wdenkd4ca31c2004-01-02 14:00:00 +0000180 "rootpath=/opt/eldk/ppc_82xx\0" \
181 "bootfile=/tftpboot/MPC5200/uImage\0" \
182 ""
183
184#define CONFIG_BOOTCOMMAND "run flash_self"
wdenkc1896002003-12-28 11:44:59 +0000185
186/*
187 * IPB Bus clocking configuration.
188 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200189#undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
wdenkd4ca31c2004-01-02 14:00:00 +0000190
wdenkc1896002003-12-28 11:44:59 +0000191/*
192 * I2C configuration
193 */
194/*
195 * EEPROM configuration
196 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
198#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 70
wdenkc1896002003-12-28 11:44:59 +0000199
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200200#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
201#define CONFIG_SYS_EEPROM_SIZE 0x2000
wdenkd4ca31c2004-01-02 14:00:00 +0000202
wdenkc1896002003-12-28 11:44:59 +0000203#define CONFIG_ENV_OVERWRITE
204#define CONFIG_MISC_INIT_R
wdenkd4ca31c2004-01-02 14:00:00 +0000205
wdenkc1896002003-12-28 11:44:59 +0000206#undef CONFIG_HARD_I2C /* I2C with hardware support */
wdenk4d13cba2004-03-14 14:09:05 +0000207#define CONFIG_SOFT_I2C 1 /* I2C with softwate support */
wdenkd4ca31c2004-01-02 14:00:00 +0000208
wdenkc1896002003-12-28 11:44:59 +0000209#if defined (CONFIG_SOFT_I2C)
210# define SDA0 0x40
211# define SCL0 0x80
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200212# define GPIOE0 *((volatile uchar*)(CONFIG_SYS_MBAR+0x0c00))
213# define DDR0 *((volatile uchar*)(CONFIG_SYS_MBAR+0x0c08))
214# define DVO0 *((volatile uchar*)(CONFIG_SYS_MBAR+0x0c0c))
215# define DVI0 *((volatile uchar*)(CONFIG_SYS_MBAR+0x0c20))
216# define ODE0 *((volatile uchar*)(CONFIG_SYS_MBAR+0x0c04))
wdenkc1896002003-12-28 11:44:59 +0000217# define I2C_INIT {GPIOE0|=(SDA0|SCL0);ODE0|=(SDA0|SCL0);DVO0|=(SDA0|SCL0);DDR0|=(SDA0|SCL0);}
218# define I2C_READ ((DVI0&SDA0)?1:0)
219# define I2C_SDA(x) {if(x)DVO0|=SDA0;else DVO0&=~SDA0;}
220# define I2C_SCL(x) {if(x)DVO0|=SCL0;else DVO0&=~SCL0;}
221# define I2C_DELAY {udelay(5);}
222# define I2C_ACTIVE {DDR0|=SDA0;}
223# define I2C_TRISTATE {DDR0&=~SDA0;}
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200224# define CONFIG_SYS_I2C_SPEED 100000
225# define CONFIG_SYS_I2C_SLAVE 0x7F
226#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
227#define CONFIG_SYS_I2C_FACT_ADDR 0x57
wdenkc1896002003-12-28 11:44:59 +0000228#endif
wdenkd4ca31c2004-01-02 14:00:00 +0000229
230#if defined (CONFIG_HARD_I2C)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200231# define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
232# define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
233# define CONFIG_SYS_I2C_SLAVE 0x7F
234#define CONFIG_SYS_I2C_EEPROM_ADDR 0x54
235#define CONFIG_SYS_I2C_FACT_ADDR 0x54
wdenkd4ca31c2004-01-02 14:00:00 +0000236#endif
wdenkc1896002003-12-28 11:44:59 +0000237
238/*
239 * Flash configuration, expect one 16 Megabyte Bank at most
240 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200241#define CONFIG_SYS_FLASH_BASE 0xff000000
242#define CONFIG_SYS_FLASH_SIZE 0x01000000
243#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
244#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0)
wdenkc1896002003-12-28 11:44:59 +0000245
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200246#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */
wdenkc1896002003-12-28 11:44:59 +0000247
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200248#define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
249#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
wdenkc1896002003-12-28 11:44:59 +0000250
251#undef CONFIG_FLASH_16BIT /* Flash is 8-bit */
252
wdenkd4ca31c2004-01-02 14:00:00 +0000253/*
254 * DRAM configuration - will be read from VPD later... TODO!
255 */
256#if 0
257/* 2x MT48LC16M16A2 - 7.0 ns SDRAMS = 64 MegaBytes Total */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200258#define CONFIG_SYS_DRAM_DDR 0
259#define CONFIG_SYS_DRAM_EMODE 0
260#define CONFIG_SYS_DRAM_MODE 0x008D
261#define CONFIG_SYS_DRAM_CONTROL 0x514F0000
262#define CONFIG_SYS_DRAM_CONFIG1 0xC2233A00
263#define CONFIG_SYS_DRAM_CONFIG2 0x88B70004
264#define CONFIG_SYS_DRAM_TAP_DEL 0x08
265#define CONFIG_SYS_DRAM_RAM_SIZE 0x19
wdenkd4ca31c2004-01-02 14:00:00 +0000266#endif
267#if 1
268/* 2x MT48LC16M16A2 - 7.5 ns SDRAMS = 64 MegaBytes Total */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200269#define CONFIG_SYS_DRAM_DDR 0
270#define CONFIG_SYS_DRAM_EMODE 0
271#define CONFIG_SYS_DRAM_MODE 0x00CD
272#define CONFIG_SYS_DRAM_CONTROL 0x514F0000
273#define CONFIG_SYS_DRAM_CONFIG1 0xD2333A00
274#define CONFIG_SYS_DRAM_CONFIG2 0x8AD70004
275#define CONFIG_SYS_DRAM_TAP_DEL 0x08
276#define CONFIG_SYS_DRAM_RAM_SIZE 0x19
wdenkd4ca31c2004-01-02 14:00:00 +0000277#endif
278
wdenkc1896002003-12-28 11:44:59 +0000279/*
280 * Environment settings
281 */
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200282#define CONFIG_ENV_IS_IN_EEPROM 1 /* turn on EEPROM env feature */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200283#define CONFIG_ENV_OFFSET 0x1000
284#define CONFIG_ENV_SIZE 0x0700
wdenkc1896002003-12-28 11:44:59 +0000285
wdenkd4ca31c2004-01-02 14:00:00 +0000286/*
287 * VPD settings
288 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200289#define CONFIG_SYS_FACT_OFFSET 0x1800
290#define CONFIG_SYS_FACT_SIZE 0x0800
wdenkd4ca31c2004-01-02 14:00:00 +0000291
wdenkc1896002003-12-28 11:44:59 +0000292/*
wdenkd4ca31c2004-01-02 14:00:00 +0000293 * Memory map
294 *
295 * Warning!!! with the current BestComm Task, MBAR MUST BE set to 0xf0000000
wdenkc1896002003-12-28 11:44:59 +0000296 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200297#define CONFIG_SYS_MBAR 0xf0000000 /* DO NOT CHANGE this */
298#define CONFIG_SYS_SDRAM_BASE 0x00000000
299#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
wdenkc1896002003-12-28 11:44:59 +0000300
301/* Use SRAM until RAM will be available */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200302#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
303#define CONFIG_SYS_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
wdenkc1896002003-12-28 11:44:59 +0000304
305
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200306#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
307#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
308#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkc1896002003-12-28 11:44:59 +0000309
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200310#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200311#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
312# define CONFIG_SYS_RAMBOOT 1
wdenkc1896002003-12-28 11:44:59 +0000313#endif
314
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200315#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
316#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
317#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkc1896002003-12-28 11:44:59 +0000318
319/*
320 * Ethernet configuration
321 */
wdenkcbd8a352004-02-24 02:00:03 +0000322#define CONFIG_MPC5xxx_FEC 1
Ben Warren86321fc2009-02-05 23:58:25 -0800323#define CONFIG_MPC5xxx_FEC_MII10 /* Workaround for FEC 100Mbit problem */
wdenkd4ca31c2004-01-02 14:00:00 +0000324#define CONFIG_PHY_ADDR 0x1f
wdenkc1896002003-12-28 11:44:59 +0000325#define CONFIG_PHY_TYPE 0x79c874
326/*
wdenkd4ca31c2004-01-02 14:00:00 +0000327 * GPIO configuration:
328 * PSC1,2,3 predefined as UART
329 * PCI disabled
wdenkc1896002003-12-28 11:44:59 +0000330 * Ethernet 100 with MD
331 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200332#define CONFIG_SYS_GPS_PORT_CONFIG 0x00058044
wdenkc1896002003-12-28 11:44:59 +0000333
334/*
335 * Miscellaneous configurable options
336 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200337#define CONFIG_SYS_LONGHELP /* undef to save memory */
338#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeligerd794cfe2007-07-04 22:31:15 -0500339#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200340# define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenkc1896002003-12-28 11:44:59 +0000341#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200342# define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkc1896002003-12-28 11:44:59 +0000343#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200344#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
345#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
346#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenkc1896002003-12-28 11:44:59 +0000347
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200348#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
349#define CONFIG_SYS_MEMTEST_END 0x01f00000 /* 1 ... 31 MB in DRAM */
wdenkc1896002003-12-28 11:44:59 +0000350
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200351#define CONFIG_SYS_LOAD_ADDR 0x200000 /* default load address */
wdenkc1896002003-12-28 11:44:59 +0000352
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200353#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
wdenkc1896002003-12-28 11:44:59 +0000354
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200355#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
Jon Loeligerd794cfe2007-07-04 22:31:15 -0500356#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200357# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Jon Loeligerd794cfe2007-07-04 22:31:15 -0500358#endif
359
360
wdenk63e73c92004-02-23 22:22:28 +0000361#ifdef CONFIG_EVAL5200 /* M48T08 is available with the Evaluation board only */
362 #define CONFIG_RTC_MK48T59 1 /* use M48T08 on EVAL5200 */
363 #define RTC(reg) (0xf0010000+reg)
364 /* setup CS2 for M48T08. Must MAP 64kB */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200365 #define CONFIG_SYS_CS2_START RTC(0)
366 #define CONFIG_SYS_CS2_SIZE 0x10000
wdenk63e73c92004-02-23 22:22:28 +0000367 /* setup CS2 configuration register: */
368 /* WaitP = 0, WaitX = 4, MX=0, AL=1, AA=1, CE=1 */
369 /* AS=2, DS=0, Bank=0, WTyp=0, WS=0, RS=0, WO=0, RO=0 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200370 #define CONFIG_SYS_CS2_CFG 0x00047800
wdenk63e73c92004-02-23 22:22:28 +0000371#else
372 #define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
373#endif
wdenk1c437712004-01-16 00:30:56 +0000374
wdenkc1896002003-12-28 11:44:59 +0000375/*
376 * Various low-level settings
377 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200378#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
379#define CONFIG_SYS_HID0_FINAL HID0_ICE
wdenkc1896002003-12-28 11:44:59 +0000380
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200381#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
382#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
383#define CONFIG_SYS_BOOTCS_CFG 0x00047801
384#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
385#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
wdenkc1896002003-12-28 11:44:59 +0000386
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200387#define CONFIG_SYS_CS_BURST 0x00000000
388#define CONFIG_SYS_CS_DEADCYCLE 0x33333333
wdenkc1896002003-12-28 11:44:59 +0000389
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200390#define CONFIG_SYS_RESET_ADDRESS 0x7f000000
wdenkc1896002003-12-28 11:44:59 +0000391
wdenk4d13cba2004-03-14 14:09:05 +0000392/*-----------------------------------------------------------------------
393 * IDE/ATA stuff Supports IDE harddisk
394 *-----------------------------------------------------------------------
395 */
396
397#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
398
399#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
400#undef CONFIG_IDE_LED /* LED for ide not supported */
401
402#define CONFIG_IDE_RESET 1
403#define CONFIG_IDE_PREINIT
404
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200405#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
406#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
wdenk4d13cba2004-03-14 14:09:05 +0000407
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200408#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
wdenk4d13cba2004-03-14 14:09:05 +0000409
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200410#define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
wdenk4d13cba2004-03-14 14:09:05 +0000411
412/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200413#define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
wdenk4d13cba2004-03-14 14:09:05 +0000414
415/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200416#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
wdenk4d13cba2004-03-14 14:09:05 +0000417
418/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200419#define CONFIG_SYS_ATA_ALT_OFFSET (0x005c)
wdenk4d13cba2004-03-14 14:09:05 +0000420
421/* Interval between registers */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200422#define CONFIG_SYS_ATA_STRIDE 4
wdenk4d13cba2004-03-14 14:09:05 +0000423
wdenkc1896002003-12-28 11:44:59 +0000424#endif /* __CONFIG_H */